blob: 5e37a2772c63676b02439c6b71f8eb9233742987 [file] [log] [blame]
Martin Roth1a3de8e2022-10-06 15:57:21 -06001/* SPDX-License-Identifier: GPL-2.0-only */
2
Martin Roth20646cd2023-01-04 21:27:06 -07003/* TODO: Update for Phoenix */
Martin Roth1a3de8e2022-10-06 15:57:21 -06004/* TODO: See what can be made common */
5
6/* ACPI - create the Fixed ACPI Description Tables (FADT) */
7
8#include <acpi/acpi.h>
9#include <acpi/acpigen.h>
10#include <amdblocks/acpi.h>
11#include <amdblocks/cppc.h>
12#include <amdblocks/cpu.h>
13#include <amdblocks/acpimmio.h>
14#include <amdblocks/ioapic.h>
15#include <arch/ioapic.h>
16#include <arch/smp/mpspec.h>
17#include <console/console.h>
18#include <cpu/amd/cpuid.h>
Martin Roth1a3de8e2022-10-06 15:57:21 -060019#include <cpu/x86/smm.h>
20#include <soc/acpi.h>
21#include <soc/iomap.h>
Martin Roth1a3de8e2022-10-06 15:57:21 -060022#include <types.h>
23#include "chip.h"
24
25unsigned long acpi_fill_madt(unsigned long current)
26{
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030027 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current, IO_APIC_ADDR);
Martin Roth1a3de8e2022-10-06 15:57:21 -060028
Kyösti Mälkki2e65e9c2021-06-16 11:00:40 +030029 current += acpi_create_madt_ioapic_from_hw((acpi_madt_ioapic_t *)current,
30 GNB_IO_APIC_ADDR);
Martin Roth1a3de8e2022-10-06 15:57:21 -060031
32 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
33 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
34 MP_BUS_ISA, 0, 2,
35 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
36 /* SCI IRQ type override */
37 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
38 MP_BUS_ISA, ACPI_SCI_IRQ, ACPI_SCI_IRQ,
39 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
40 current = acpi_fill_madt_irqoverride(current);
41
Martin Roth1a3de8e2022-10-06 15:57:21 -060042 return current;
43}
44
45/*
46 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
47 * in the ACPI 3.0b specification.
48 */
49void acpi_fill_fadt(acpi_fadt_t *fadt)
50{
Martin Roth20646cd2023-01-04 21:27:06 -070051 const struct soc_amd_phoenix_config *cfg = config_of_soc();
Martin Roth1a3de8e2022-10-06 15:57:21 -060052
53 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
54
55 fadt->sci_int = ACPI_SCI_IRQ;
56
57 if (permanent_smi_handler()) {
58 fadt->smi_cmd = APM_CNT;
59 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
60 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
61 }
62
Martin Roth1a3de8e2022-10-06 15:57:21 -060063 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
64 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
65 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
66 fadt->gpe0_blk = ACPI_GPE0_BLK;
67
68 fadt->pm1_evt_len = 4; /* 32 bits */
69 fadt->pm1_cnt_len = 2; /* 16 bits */
70 fadt->pm_tmr_len = 4; /* 32 bits */
71 fadt->gpe0_blk_len = 8; /* 64 bits */
72
Felix Held164c5ed2022-10-18 00:11:48 +020073 fill_fadt_extended_pm_regs(fadt);
74
Felix Held54c80e12023-02-21 17:59:42 +010075 /* p_lvl2_lat and p_lvl3_lat match what the AGESA code does, but those values are
76 overridden by the _CST packages in the processor devices. */
Martin Roth1a3de8e2022-10-06 15:57:21 -060077 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
78 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
Martin Roth1a3de8e2022-10-06 15:57:21 -060079 fadt->day_alrm = RTC_DATE_ALARM;
Martin Roth1a3de8e2022-10-06 15:57:21 -060080 fadt->century = RTC_ALT_CENTURY;
81 fadt->iapc_boot_arch = cfg->common_config.fadt_boot_arch; /* legacy free default */
82 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-34 ACPI 6.3 spec */
83 ACPI_FADT_C1_SUPPORTED |
84 ACPI_FADT_S4_RTC_WAKE |
85 ACPI_FADT_32BIT_TIMER |
86 ACPI_FADT_PCI_EXPRESS_WAKE |
87 ACPI_FADT_PLATFORM_CLOCK |
88 ACPI_FADT_S4_RTC_VALID |
89 ACPI_FADT_REMOTE_POWER_ON;
90 if (cfg->s0ix_enable)
91 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
92
93 fadt->flags |= cfg->common_config.fadt_flags; /* additional board-specific flags */
Martin Roth1a3de8e2022-10-06 15:57:21 -060094}
95
Felix Held8ec90ac2023-03-07 00:31:41 +010096const acpi_cstate_t cstate_cfg_table[] = {
97 [0] = {
98 .ctype = 1,
99 .latency = 1,
100 .power = 0,
101 },
102 [1] = {
103 .ctype = 2,
104 .latency = 0x12,
105 .power = 0,
106 },
107 [2] = {
108 .ctype = 3,
109 .latency = 350,
110 .power = 0,
111 },
112};
113
114const acpi_cstate_t *get_cstate_config_data(size_t *size)
115{
116 *size = ARRAY_SIZE(cstate_cfg_table);
117 return cstate_cfg_table;
118}