blob: 958af34279a7d55d03831967e6892d8b1dbd622d [file] [log] [blame]
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -05001config SOC_INTEL_BAYTRAIL
2 bool
3 help
4 Bay Trail M/D part support.
5
6if SOC_INTEL_BAYTRAIL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Kyösti Mälkki64374092023-04-08 23:42:14 +030010 select ACPI_COMMON_MADT_IOAPIC
Kyösti Mälkki69a13962023-04-08 14:10:48 +030011 select ACPI_COMMON_MADT_LAPIC
Aaron Durbinf5cfaa32016-07-13 23:20:07 -050012 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020013 select ARCH_X86
Shelley Chen6c2568f2020-09-25 09:30:44 -070014 select BOOT_DEVICE_SPI_FLASH_NO_EARLY_WRITES
Aaron Durbine8e118d2016-08-12 15:00:10 -050015 select BOOT_DEVICE_SUPPORTS_WRITES
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050016 select CACHE_MRC_SETTINGS
Aaron Durbin59d1d872014-01-14 17:34:10 -060017 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Kyösti Mälkki4851bf22014-12-27 12:57:06 +020018 select SUPPORT_CPU_UCODE_IN_CBFS
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070019 select HAVE_SMI_HANDLER
Patrick Rudolph45022ae2018-10-01 19:17:11 +020020 select SOUTHBRIDGE_INTEL_COMMON_RESET
Kyösti Mälkki542fa6d2020-01-07 02:18:02 +020021 select SOUTHBRIDGE_INTEL_COMMON_SMBUS
Arthur Heymansb48d6332019-06-04 14:51:19 +020022 select SOUTHBRIDGE_INTEL_COMMON_SPI_SILVERMONT
Duncan Lauriec6313db2014-01-16 11:18:36 -080023 select PCIEXP_ASPM
24 select PCIEXP_COMMON_CLOCK
Isaac Christensend2044cc2014-10-01 13:37:36 -060025 select REG_SCRIPT
Aaron Durbin16246ea2016-08-05 21:23:37 -050026 select RTC
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070027 select SPI_FLASH
28 select SSE2
Aaron Durbince7ecf92013-10-24 08:42:10 -050029 select TSC_MONOTONIC_TIMER
Vadim Bendeburyc04e1712013-09-27 16:21:04 -070030 select TSC_SYNC_MFENCE
31 select UDELAY_TSC
Stefan Reinauer9616f3c2015-04-29 10:45:22 -070032 select SOC_INTEL_COMMON
Stefan Tauneref8b9572018-09-06 00:34:28 +020033 select INTEL_DESCRIPTOR_MODE_CAPABLE
Angel Pons12d48cd2020-10-03 12:22:04 +020034 select HAVE_EM100PRO_SPI_CONSOLE_SUPPORT
Matt DeVillierbe33a672018-03-11 22:44:41 -050035 select INTEL_GMA_ACPI
36 select INTEL_GMA_SWSMISCI
Matt DeVilliere5a1a4c2017-01-19 21:13:02 -060037 select CPU_INTEL_COMMON
Arthur Heymansb1c57d12019-01-10 20:28:48 +010038 select CPU_HAS_L2_ENABLE_MSR
Kyösti Mälkkie8a3af12022-11-19 18:39:22 +020039 select TCO_SPACE_NOT_YET_SPLIT
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050040
Julius Werner1210b412017-03-27 19:26:32 -070041config VBOOT
Joel Kitching6672bd82019-04-10 16:06:21 +080042 select VBOOT_MUST_REQUEST_DISPLAY
Julius Werner1210b412017-03-27 19:26:32 -070043 select VBOOT_STARTS_IN_ROMSTAGE
44
Shelley Chen4e9bb332021-10-20 15:43:45 -070045config ECAM_MMCONF_BASE_ADDRESS
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050046 default 0xe0000000
47
Shelley Chen4e9bb332021-10-20 15:43:45 -070048config ECAM_MMCONF_BUS_NUMBER
Kyösti Mälkki6d085442021-02-14 01:55:18 +020049 int
50 default 256
51
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050052config MAX_CPUS
53 int
54 default 4
55
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050056config SMM_TSEG_SIZE
57 hex
58 default 0x800000
59
60config SMM_RESERVED_SIZE
61 hex
62 default 0x100000
63
64config HAVE_MRC
Arthur Heymansabe62be2018-06-17 21:36:22 +020065 bool "Add a System Agent binary"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050066 help
Arthur Heymansabe62be2018-06-17 21:36:22 +020067 Select this option to add a System Agent binary to
68 the resulting coreboot image.
69
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050070 Note: Without this binary coreboot will not work
71
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050072config MRC_FILE
Arthur Heymansabe62be2018-06-17 21:36:22 +020073 string "Intel System Agent path and filename"
74 depends on HAVE_MRC
75 default "mrc.bin"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050076 help
77 The path and filename of the file to use as System Agent
Arthur Heymansabe62be2018-06-17 21:36:22 +020078 binary.
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050079
80config MRC_BIN_ADDRESS
81 hex
82 default 0xfffa0000
83
Shawn Nematbakhsh13d93412013-11-26 15:37:43 -080084config MRC_RMT
85 bool "Enable MRC RMT training + debug prints"
86 default n
87
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050088# Cache As RAM region layout:
89#
90# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE + DCACHE_RAM_MRC_VAR_SIZE
91# | MRC usage |
92# | |
Arthur Heymans179da7f2019-11-15 12:51:51 +010093# -------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
94# | coreboot |
95# | usage |
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -050096# +-------------+ DCACHE_RAM_BASE
97#
98# Note that the MRC binary is linked to assume the region marked as "MRC usage"
99# starts at DCACHE_RAM_BASE + DCACHE_RAM_SIZE. If those values change then
100# a new MRC binary needs to be produced with the updated start and size
101# information.
102
103config DCACHE_RAM_BASE
104 hex
Aaron Durbin89f52922014-03-19 11:48:33 -0500105 default 0xfe000000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500106
107config DCACHE_RAM_SIZE
108 hex
Aaron Durbin08a46132013-10-07 16:24:44 -0500109 default 0x8000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500110 help
111 The size of the cache-as-ram region required during bootblock
112 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
113 must add up to a power of 2.
114
115config DCACHE_RAM_MRC_VAR_SIZE
116 hex
Aaron Durbin08a46132013-10-07 16:24:44 -0500117 default 0x8000
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500118 help
119 The amount of cache-as-ram region required by the reference code.
120
Arthur Heymans179da7f2019-11-15 12:51:51 +0100121config DCACHE_BSP_STACK_SIZE
122 hex
123 default 0x2000
124
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500125config ENABLE_BUILTIN_COM1
126 bool "Enable builtin COM1 Serial Port"
127 default n
128 help
129 The PMC has a legacy COM1 serial port. Choose this option to
130 configure the pads and enable it. This serial port can be used for
131 the debug console.
132
Vladimir Serbinenkof1d6e7e2014-08-09 07:16:10 +0200133config HAVE_REFCODE_BLOB
134 depends on ARCH_X86
Mate Kukrie2319492020-07-04 11:20:07 +0200135 bool "Use a binary refcode blob instead of native ModPHY init"
Vladimir Serbinenkof1d6e7e2014-08-09 07:16:10 +0200136 default n
137 help
Martin Roth26f97f92021-10-01 14:53:22 -0600138 Use the ChromeBook refcode to initialize high-speed PHYs instead of
Mate Kukrie2319492020-07-04 11:20:07 +0200139 native code.
Vladimir Serbinenkof1d6e7e2014-08-09 07:16:10 +0200140
141if HAVE_REFCODE_BLOB
142
Mate Kukrie2319492020-07-04 11:20:07 +0200143# Ask for the blob if the user wants it
Vladimir Serbinenkof1d6e7e2014-08-09 07:16:10 +0200144config REFCODE_BLOB_FILE
145 string "Path and filename to reference code blob."
146 default "refcode.elf"
147 help
148 The path and filename to the file to be added to cbfs.
149
150endif # HAVE_REFCODE_BLOB
151
Matt DeVillier0da3a8a2019-05-27 02:09:24 -0500152config VGA_BIOS_ID
153 string
154 depends on VGA_BIOS
155 default "8086,0f31"
156
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500157endif