blob: ef6b4ef582d6643ca97b2fe91f527341a98a8e29 [file] [log] [blame]
Patrick Georgi2efc8802012-11-06 11:03:53 +01001##
2## This file is part of the coreboot project.
3##
4## Copyright (C) 2007-2009 coresystems GmbH
5##
6## This program is free software; you can redistribute it and/or modify
7## it under the terms of the GNU General Public License as published by
8## the Free Software Foundation; version 2 of the License.
9##
10## This program is distributed in the hope that it will be useful,
11## but WITHOUT ANY WARRANTY; without even the implied warranty of
12## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13## GNU General Public License for more details.
14##
Patrick Georgi2efc8802012-11-06 11:03:53 +010015
16config NORTHBRIDGE_INTEL_GM45
17 bool
18
19if NORTHBRIDGE_INTEL_GM45
20
21config NORTHBRIDGE_SPECIFIC_OPTIONS # dummy
22 def_bool y
23 select HAVE_DEBUG_RAM_SETUP
Nico Huberb31119a2017-10-29 15:29:23 +010024 select LAPIC_MONOTONIC_TIMER
Vladimir Serbinenko88010112014-08-16 03:35:33 +020025 select VGA
26 select INTEL_EDID
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +010027 select INTEL_GMA_ACPI
Nico Huber561bebf2017-01-19 16:28:18 +010028 select INTEL_GMA_SSC_ALTERNATE_REF
Arthur Heymans3a4edb62018-06-03 12:42:10 +020029 select POSTCAR_STAGE
30 select POSTCAR_CONSOLE
Arthur Heymansaade90e2018-01-25 00:33:45 +010031 select SMM_TSEG
Arthur Heymans6336d4c2018-01-25 21:38:25 +010032 select PARALLEL_MP
Patrick Georgi2efc8802012-11-06 11:03:53 +010033
Martin Roth59ff3402016-02-09 09:06:46 -070034config CBFS_SIZE
35 hex
36 default 0x100000
37
Kyösti Mälkki35a72492013-07-01 11:21:53 +030038config BOOTBLOCK_NORTHBRIDGE_INIT
39 string
40 default "northbridge/intel/gm45/bootblock.c"
41
Vladimir Serbinenkod668cce2014-08-10 21:58:23 +020042config VGA_BIOS_ID
43 string
44 default "8086,2a42"
45
Arthur Heymans1dcb2ac2017-05-10 13:11:11 +020046config MMCONF_BASE_ADDRESS
47 hex
48 default 0xf0000000
49
Patrick Georgi2efc8802012-11-06 11:03:53 +010050endif