blob: 5c9ef744b1aa147dd1a72284584e72e7e1e70ef2 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
Tristan Corrickbc896cd2018-12-17 22:09:50 +13003#include <commonlib/helpers.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05004#include <console/console.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpi.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05006#include <stdint.h>
7#include <delay.h>
8#include <cpu/intel/haswell/haswell.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05009#include <device/device.h>
10#include <device/pci.h>
Tristan Corrickbc896cd2018-12-17 22:09:50 +130011#include <device/pci_def.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050012#include <device/pci_ids.h>
Tristan Corrickbc896cd2018-12-17 22:09:50 +130013#include <device/pci_ops.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050014#include <boot/tables.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010015
Aaron Durbin76c37002012-10-30 09:03:43 -050016#include "chip.h"
17#include "haswell.h"
18
Angel Pons1db5bc72020-01-15 00:49:03 +010019static int get_pcie_bar(struct device *dev, unsigned int index, u32 *base, u32 *len)
Aaron Durbin76c37002012-10-30 09:03:43 -050020{
Angel Pons1db5bc72020-01-15 00:49:03 +010021 u32 pciexbar_reg, mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050022
23 *base = 0;
24 *len = 0;
25
Aaron Durbinc12ef972012-12-18 14:22:49 -060026 pciexbar_reg = pci_read_config32(dev, index);
Aaron Durbin76c37002012-10-30 09:03:43 -050027
28 if (!(pciexbar_reg & (1 << 0)))
29 return 0;
30
31 switch ((pciexbar_reg >> 1) & 3) {
Angel Pons1db5bc72020-01-15 00:49:03 +010032 case 0: /* 256MB */
Ryan Salsamendifa0725d2017-06-30 17:29:37 -070033 mask = (1UL << 31) | (1 << 30) | (1 << 29) | (1 << 28);
34 *base = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050035 *len = 256 * 1024 * 1024;
36 return 1;
Angel Pons1db5bc72020-01-15 00:49:03 +010037 case 1: /* 128M */
Ryan Salsamendifa0725d2017-06-30 17:29:37 -070038 mask = (1UL << 31) | (1 << 30) | (1 << 29) | (1 << 28);
39 mask |= (1 << 27);
40 *base = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050041 *len = 128 * 1024 * 1024;
42 return 1;
Angel Pons1db5bc72020-01-15 00:49:03 +010043 case 2: /* 64M */
Ryan Salsamendifa0725d2017-06-30 17:29:37 -070044 mask = (1UL << 31) | (1 << 30) | (1 << 29) | (1 << 28);
45 mask |= (1 << 27) | (1 << 26);
46 *base = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050047 *len = 64 * 1024 * 1024;
48 return 1;
49 }
50
51 return 0;
52}
53
Tristan Corrickf3127d42018-10-31 02:25:54 +130054static const char *northbridge_acpi_name(const struct device *dev)
55{
56 if (dev->path.type == DEVICE_PATH_DOMAIN)
57 return "PCI0";
58
59 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
60 return NULL;
61
62 switch (dev->path.pci.devfn) {
63 case PCI_DEVFN(0, 0):
64 return "MCHC";
65 }
66
67 return NULL;
68}
69
Angel Pons1db5bc72020-01-15 00:49:03 +010070/*
71 * TODO: We could determine how many PCIe busses we need in the bar.
72 * For now, that number is hardcoded to a max of 64.
73 */
Aaron Durbin76c37002012-10-30 09:03:43 -050074static struct device_operations pci_domain_ops = {
Angel Pons1db5bc72020-01-15 00:49:03 +010075 .read_resources = pci_domain_read_resources,
76 .set_resources = pci_domain_set_resources,
Angel Pons1db5bc72020-01-15 00:49:03 +010077 .scan_bus = pci_domain_scan_bus,
78 .acpi_name = northbridge_acpi_name,
Matt DeVillier85d98d92018-03-04 01:41:23 -060079 .write_acpi_tables = northbridge_write_acpi_tables,
Aaron Durbin76c37002012-10-30 09:03:43 -050080};
81
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +020082static int get_bar(struct device *dev, unsigned int index, u32 *base, u32 *len)
Aaron Durbin76c37002012-10-30 09:03:43 -050083{
Angel Pons1db5bc72020-01-15 00:49:03 +010084 u32 bar = pci_read_config32(dev, index);
Aaron Durbin76c37002012-10-30 09:03:43 -050085
Angel Pons1db5bc72020-01-15 00:49:03 +010086 /* If not enabled don't report it */
Aaron Durbinc12ef972012-12-18 14:22:49 -060087 if (!(bar & 0x1))
88 return 0;
Aaron Durbin76c37002012-10-30 09:03:43 -050089
Angel Pons1db5bc72020-01-15 00:49:03 +010090 /* Knock down the enable bit */
Aaron Durbinc12ef972012-12-18 14:22:49 -060091 *base = bar & ~1;
92
93 return 1;
Aaron Durbin76c37002012-10-30 09:03:43 -050094}
95
Angel Pons1db5bc72020-01-15 00:49:03 +010096/*
97 * There are special BARs that actually are programmed in the MCHBAR. These Intel special
98 * features, but they do consume resources that need to be accounted for.
99 */
100static int get_bar_in_mchbar(struct device *dev, unsigned int index, u32 *base, u32 *len)
Aaron Durbin76c37002012-10-30 09:03:43 -0500101{
Angel Pons1db5bc72020-01-15 00:49:03 +0100102 u32 bar = MCHBAR32(index);
Aaron Durbin76c37002012-10-30 09:03:43 -0500103
Angel Pons1db5bc72020-01-15 00:49:03 +0100104 /* If not enabled don't report it */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600105 if (!(bar & 0x1))
106 return 0;
107
Angel Pons1db5bc72020-01-15 00:49:03 +0100108 /* Knock down the enable bit */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600109 *base = bar & ~1;
110
111 return 1;
112}
113
114struct fixed_mmio_descriptor {
115 unsigned int index;
116 u32 size;
Angel Pons1db5bc72020-01-15 00:49:03 +0100117 int (*get_resource)(struct device *dev, unsigned int index, u32 *base, u32 *size);
Aaron Durbinc12ef972012-12-18 14:22:49 -0600118 const char *description;
119};
120
Angel Pons1db5bc72020-01-15 00:49:03 +0100121#define SIZE_KB(x) ((x) * 1024)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600122struct fixed_mmio_descriptor mc_fixed_resources[] = {
123 { PCIEXBAR, SIZE_KB(0), get_pcie_bar, "PCIEXBAR" },
124 { MCHBAR, SIZE_KB(32), get_bar, "MCHBAR" },
125 { DMIBAR, SIZE_KB(4), get_bar, "DMIBAR" },
126 { EPBAR, SIZE_KB(4), get_bar, "EPBAR" },
Angel Pons1db5bc72020-01-15 00:49:03 +0100127 { GDXCBAR, SIZE_KB(4), get_bar_in_mchbar, "GDXCBAR" },
128 { EDRAMBAR, SIZE_KB(16), get_bar_in_mchbar, "EDRAMBAR" },
Aaron Durbinc12ef972012-12-18 14:22:49 -0600129};
130#undef SIZE_KB
131
Angel Pons1db5bc72020-01-15 00:49:03 +0100132/* Add all known fixed MMIO ranges that hang off the host bridge/memory controller device. */
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200133static void mc_add_fixed_mmio_resources(struct device *dev)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600134{
135 int i;
136
137 for (i = 0; i < ARRAY_SIZE(mc_fixed_resources); i++) {
138 u32 base;
139 u32 size;
140 struct resource *resource;
141 unsigned int index;
142
143 size = mc_fixed_resources[i].size;
144 index = mc_fixed_resources[i].index;
Angel Pons1db5bc72020-01-15 00:49:03 +0100145 if (!mc_fixed_resources[i].get_resource(dev, index, &base, &size))
Aaron Durbinc12ef972012-12-18 14:22:49 -0600146 continue;
147
148 resource = new_resource(dev, mc_fixed_resources[i].index);
Angel Pons1db5bc72020-01-15 00:49:03 +0100149 resource->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
150 IORESOURCE_RESERVE | IORESOURCE_ASSIGNED;
151
Aaron Durbinc12ef972012-12-18 14:22:49 -0600152 resource->base = base;
153 resource->size = size;
154 printk(BIOS_DEBUG, "%s: Adding %s @ %x 0x%08lx-0x%08lx.\n",
155 __func__, mc_fixed_resources[i].description, index,
156 (unsigned long)base, (unsigned long)(base + size - 1));
157 }
158}
159
160/* Host Memory Map:
161 *
162 * +--------------------------+ TOUUD
163 * | |
164 * +--------------------------+ 4GiB
165 * | PCI Address Space |
166 * +--------------------------+ TOLUD (also maps into MC address space)
167 * | iGD |
168 * +--------------------------+ BDSM
169 * | GTT |
170 * +--------------------------+ BGSM
171 * | TSEG |
172 * +--------------------------+ TSEGMB
173 * | Usage DRAM |
174 * +--------------------------+ 0
175 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100176 * Some of the base registers above can be equal, making the size of the regions within 0.
177 * This is because the memory controller internally subtracts the base registers from each
178 * other to determine sizes of the regions. In other words, the memory map regions are always
179 * in a fixed order, no matter what sizes they have.
Aaron Durbinc12ef972012-12-18 14:22:49 -0600180 */
181
182struct map_entry {
183 int reg;
184 int is_64_bit;
185 int is_limit;
186 const char *description;
187};
188
Angel Pons1db5bc72020-01-15 00:49:03 +0100189static void read_map_entry(struct device *dev, struct map_entry *entry, uint64_t *result)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600190{
191 uint64_t value;
192 uint64_t mask;
193
Angel Pons1db5bc72020-01-15 00:49:03 +0100194 /* All registers have a 1MiB granularity */
195 mask = ((1ULL << 20) - 1);
Aaron Durbinc12ef972012-12-18 14:22:49 -0600196 mask = ~mask;
197
198 value = 0;
199
200 if (entry->is_64_bit) {
201 value = pci_read_config32(dev, entry->reg + 4);
202 value <<= 32;
Aaron Durbin76c37002012-10-30 09:03:43 -0500203 }
204
Aaron Durbinc12ef972012-12-18 14:22:49 -0600205 value |= pci_read_config32(dev, entry->reg);
206 value &= mask;
207
208 if (entry->is_limit)
209 value |= ~mask;
210
211 *result = value;
212}
213
214#define MAP_ENTRY(reg_, is_64_, is_limit_, desc_) \
215 { \
216 .reg = reg_, \
217 .is_64_bit = is_64_, \
218 .is_limit = is_limit_, \
219 .description = desc_, \
220 }
221
Angel Pons1db5bc72020-01-15 00:49:03 +0100222#define MAP_ENTRY_BASE_32(reg_, desc_) MAP_ENTRY(reg_, 0, 0, desc_)
223#define MAP_ENTRY_BASE_64(reg_, desc_) MAP_ENTRY(reg_, 1, 0, desc_)
224#define MAP_ENTRY_LIMIT_64(reg_, desc_) MAP_ENTRY(reg_, 1, 1, desc_)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600225
226enum {
227 TOM_REG,
228 TOUUD_REG,
229 MESEG_BASE_REG,
230 MESEG_LIMIT_REG,
231 REMAP_BASE_REG,
232 REMAP_LIMIT_REG,
233 TOLUD_REG,
234 BGSM_REG,
235 BDSM_REG,
236 TSEG_REG,
Angel Pons1db5bc72020-01-15 00:49:03 +0100237 /* Must be last */
238 NUM_MAP_ENTRIES,
Aaron Durbinc12ef972012-12-18 14:22:49 -0600239};
240
241static struct map_entry memory_map[NUM_MAP_ENTRIES] = {
Angel Pons1db5bc72020-01-15 00:49:03 +0100242 [TOM_REG] = MAP_ENTRY_BASE_64(TOM, "TOM"),
243 [TOUUD_REG] = MAP_ENTRY_BASE_64(TOUUD, "TOUUD"),
244 [MESEG_BASE_REG] = MAP_ENTRY_BASE_64(MESEG_BASE, "MESEG_BASE"),
Aaron Durbinc12ef972012-12-18 14:22:49 -0600245 [MESEG_LIMIT_REG] = MAP_ENTRY_LIMIT_64(MESEG_LIMIT, "MESEG_LIMIT"),
Angel Pons1db5bc72020-01-15 00:49:03 +0100246 [REMAP_BASE_REG] = MAP_ENTRY_BASE_64(REMAPBASE, "REMAP_BASE"),
Aaron Durbinc12ef972012-12-18 14:22:49 -0600247 [REMAP_LIMIT_REG] = MAP_ENTRY_LIMIT_64(REMAPLIMIT, "REMAP_LIMIT"),
Angel Pons1db5bc72020-01-15 00:49:03 +0100248 [TOLUD_REG] = MAP_ENTRY_BASE_32(TOLUD, "TOLUD"),
249 [BDSM_REG] = MAP_ENTRY_BASE_32(BDSM, "BDSM"),
250 [BGSM_REG] = MAP_ENTRY_BASE_32(BGSM, "BGSM"),
Angel Ponsd8abb262020-05-07 00:48:35 +0200251 [TSEG_REG] = MAP_ENTRY_BASE_32(TSEG, "TSEGMB"),
Aaron Durbinc12ef972012-12-18 14:22:49 -0600252};
253
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200254static void mc_read_map_entries(struct device *dev, uint64_t *values)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600255{
256 int i;
257 for (i = 0; i < NUM_MAP_ENTRIES; i++) {
258 read_map_entry(dev, &memory_map[i], &values[i]);
259 }
260}
261
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200262static void mc_report_map_entries(struct device *dev, uint64_t *values)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600263{
264 int i;
265 for (i = 0; i < NUM_MAP_ENTRIES; i++) {
266 printk(BIOS_DEBUG, "MC MAP: %s: 0x%llx\n",
267 memory_map[i].description, values[i]);
268 }
Angel Pons1db5bc72020-01-15 00:49:03 +0100269 /* One can validate the BDSM and BGSM against the GGC */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600270 printk(BIOS_DEBUG, "MC MAP: GGC: 0x%x\n", pci_read_config16(dev, GGC));
271}
272
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200273static void mc_add_dram_resources(struct device *dev, int *resource_cnt)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600274{
Angel Pons1db5bc72020-01-15 00:49:03 +0100275 unsigned long base_k, size_k, touud_k, index;
Aaron Durbinc12ef972012-12-18 14:22:49 -0600276 struct resource *resource;
277 uint64_t mc_values[NUM_MAP_ENTRIES];
278
Angel Pons1db5bc72020-01-15 00:49:03 +0100279 /* Read in the MAP registers and report their values */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600280 mc_read_map_entries(dev, &mc_values[0]);
281 mc_report_map_entries(dev, &mc_values[0]);
282
283 /*
Aaron Durbin1fef1f52012-12-19 17:15:43 -0600284 * These are the host memory ranges that should be added:
Angel Pons1db5bc72020-01-15 00:49:03 +0100285 * - 0 -> 0xa0000: cacheable
286 * - 0xc0000 -> TSEG: cacheable
287 * - TSEG -> BGSM: cacheable with standard MTRRs and reserved
288 * - BGSM -> TOLUD: not cacheable with standard MTRRs and reserved
289 * - 4GiB -> TOUUD: cacheable
Aaron Durbinc12ef972012-12-18 14:22:49 -0600290 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100291 * The default SMRAM space is reserved so that the range doesn't have to be saved
292 * during S3 Resume. Once marked reserved the OS cannot use the memory. This is a
293 * bit of an odd place to reserve the region, but the CPU devices don't have
294 * dev_ops->read_resources() called on them.
Aaron Durbin1fef1f52012-12-19 17:15:43 -0600295 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100296 * The range 0xa0000 -> 0xc0000 does not have any resources associated with it to
297 * handle legacy VGA memory. If this range is not omitted the mtrr code will setup
298 * the area as cacheable, causing VGA access to not work.
Aaron Durbinc12ef972012-12-18 14:22:49 -0600299 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100300 * The TSEG region is mapped as cacheable so that one can perform SMRAM relocation
301 * faster. Once the SMRR is enabled, the SMRR takes precedence over the existing
302 * MTRRs covering this region.
Aaron Durbine6c3b1d2012-12-21 21:22:07 -0600303 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100304 * It should be noted that cacheable entry types need to be added in order. The reason
305 * is that the current MTRR code assumes this and falls over itself if it isn't.
Aaron Durbin1fef1f52012-12-19 17:15:43 -0600306 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100307 * The resource index starts low and should not meet or exceed PCI_BASE_ADDRESS_0.
Aaron Durbinc12ef972012-12-18 14:22:49 -0600308 */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600309 index = *resource_cnt;
Aaron Durbinc12ef972012-12-18 14:22:49 -0600310
Aaron Durbin6a360042014-02-13 10:30:42 -0600311 /* 0 - > 0xa0000 */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600312 base_k = 0;
Aaron Durbin1fef1f52012-12-19 17:15:43 -0600313 size_k = (0xa0000 >> 10) - base_k;
314 ram_resource(dev, index++, base_k, size_k);
315
316 /* 0xc0000 -> TSEG */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600317 base_k = 0xc0000 >> 10;
318 size_k = (unsigned long)(mc_values[TSEG_REG] >> 10) - base_k;
319 ram_resource(dev, index++, base_k, size_k);
320
Aaron Durbine6c3b1d2012-12-21 21:22:07 -0600321 /* TSEG -> BGSM */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600322 resource = new_resource(dev, index++);
323 resource->base = mc_values[TSEG_REG];
Aaron Durbine6c3b1d2012-12-21 21:22:07 -0600324 resource->size = mc_values[BGSM_REG] - resource->base;
Angel Pons1db5bc72020-01-15 00:49:03 +0100325 resource->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
326 IORESOURCE_RESERVE | IORESOURCE_ASSIGNED | IORESOURCE_CACHEABLE;
Aaron Durbine6c3b1d2012-12-21 21:22:07 -0600327
Angel Pons1db5bc72020-01-15 00:49:03 +0100328 /* BGSM -> TOLUD. If the IGD is disabled, BGSM can equal TOLUD. */
Tristan Corrickc5d367b2018-12-17 22:10:07 +1300329 if (mc_values[BGSM_REG] != mc_values[TOLUD_REG]) {
330 resource = new_resource(dev, index++);
331 resource->base = mc_values[BGSM_REG];
332 resource->size = mc_values[TOLUD_REG] - resource->base;
Angel Pons1db5bc72020-01-15 00:49:03 +0100333 resource->flags = IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
334 IORESOURCE_RESERVE | IORESOURCE_ASSIGNED;
Tristan Corrickc5d367b2018-12-17 22:10:07 +1300335 }
Aaron Durbinc12ef972012-12-18 14:22:49 -0600336
337 /* 4GiB -> TOUUD */
338 base_k = 4096 * 1024; /* 4GiB */
Aaron Durbin27435d32013-06-03 09:46:56 -0500339 touud_k = mc_values[TOUUD_REG] >> 10;
340 size_k = touud_k - base_k;
341 if (touud_k > base_k)
Aaron Durbin5c66f082013-01-08 10:10:33 -0600342 ram_resource(dev, index++, base_k, size_k);
Aaron Durbinc12ef972012-12-18 14:22:49 -0600343
Aaron Durbinc9650762013-03-22 22:03:09 -0500344 /* Reserve everything between A segment and 1MB:
345 *
Angel Pons1db5bc72020-01-15 00:49:03 +0100346 * 0xa0000 - 0xbffff: Legacy VGA
Aaron Durbinc9650762013-03-22 22:03:09 -0500347 * 0xc0000 - 0xfffff: RAM
348 */
349 mmio_resource(dev, index++, (0xa0000 >> 10), (0xc0000 - 0xa0000) >> 10);
Angel Pons1db5bc72020-01-15 00:49:03 +0100350 reserved_ram_resource(dev, index++, (0xc0000 >> 10), (0x100000 - 0xc0000) >> 10);
351
Julius Wernercd49cce2019-03-05 16:53:33 -0800352#if CONFIG(CHROMEOS_RAMOOPS)
Aaron Durbinc9650762013-03-22 22:03:09 -0500353 reserved_ram_resource(dev, index++,
354 CONFIG_CHROMEOS_RAMOOPS_RAM_START >> 10,
Angel Pons1db5bc72020-01-15 00:49:03 +0100355 CONFIG_CHROMEOS_RAMOOPS_RAM_SIZE >> 10);
Aaron Durbinc12ef972012-12-18 14:22:49 -0600356#endif
Matt DeVilliera51e3792018-03-04 01:44:15 -0600357 *resource_cnt = index;
Aaron Durbinc12ef972012-12-18 14:22:49 -0600358}
359
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200360static void mc_read_resources(struct device *dev)
Aaron Durbinc12ef972012-12-18 14:22:49 -0600361{
Matt DeVilliera51e3792018-03-04 01:44:15 -0600362 int index = 0;
Angel Pons1db5bc72020-01-15 00:49:03 +0100363 const bool vtd_capable = !(pci_read_config32(dev, CAPID0_A) & VTD_DISABLE);
Matt DeVilliera51e3792018-03-04 01:44:15 -0600364
Angel Pons1db5bc72020-01-15 00:49:03 +0100365 /* Read standard PCI resources */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600366 pci_dev_read_resources(dev);
367
Angel Pons1db5bc72020-01-15 00:49:03 +0100368 /* Add all fixed MMIO resources */
Aaron Durbinc12ef972012-12-18 14:22:49 -0600369 mc_add_fixed_mmio_resources(dev);
370
Angel Pons1db5bc72020-01-15 00:49:03 +0100371 /* Add VT-d MMIO resources, if capable */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600372 if (vtd_capable) {
Angel Pons1db5bc72020-01-15 00:49:03 +0100373 mmio_resource(dev, index++, GFXVT_BASE_ADDRESS / KiB, GFXVT_BASE_SIZE / KiB);
374 mmio_resource(dev, index++, VTVC0_BASE_ADDRESS / KiB, VTVC0_BASE_SIZE / KiB);
Matt DeVilliera51e3792018-03-04 01:44:15 -0600375 }
376
Angel Pons1db5bc72020-01-15 00:49:03 +0100377 /* Calculate and add DRAM resources */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600378 mc_add_dram_resources(dev, &index);
Aaron Durbin76c37002012-10-30 09:03:43 -0500379}
380
Tristan Corrickbc896cd2018-12-17 22:09:50 +1300381/*
Angel Pons1db5bc72020-01-15 00:49:03 +0100382 * The Mini-HD audio device is disabled whenever the IGD is. This is because it provides
383 * audio over the integrated graphics port(s), which requires the IGD to be functional.
Tristan Corrickbc896cd2018-12-17 22:09:50 +1300384 */
385static void disable_devices(void)
386{
387 static const struct {
388 const unsigned int devfn;
389 const u32 mask;
390 const char *const name;
391 } nb_devs[] = {
392 { PCI_DEVFN(1, 2), DEVEN_D1F2EN, "PEG12" },
393 { PCI_DEVFN(1, 1), DEVEN_D1F1EN, "PEG11" },
394 { PCI_DEVFN(1, 0), DEVEN_D1F0EN, "PEG10" },
395 { PCI_DEVFN(2, 0), DEVEN_D2EN | DEVEN_D3EN, "IGD" },
396 { PCI_DEVFN(3, 0), DEVEN_D3EN, "Mini-HD audio" },
397 { PCI_DEVFN(4, 0), DEVEN_D4EN, "\"device 4\"" },
398 { PCI_DEVFN(7, 0), DEVEN_D7EN, "\"device 7\"" },
399 };
400
Angel Pons1db5bc72020-01-15 00:49:03 +0100401 struct device *host_dev = pcidev_on_root(0, 0);
Tristan Corrickbc896cd2018-12-17 22:09:50 +1300402 u32 deven;
403 size_t i;
404
405 if (!host_dev)
406 return;
407
408 deven = pci_read_config32(host_dev, DEVEN);
409
410 for (i = 0; i < ARRAY_SIZE(nb_devs); i++) {
Kyösti Mälkkie7377552018-06-21 16:20:55 +0300411 struct device *dev = pcidev_path_on_root(nb_devs[i].devfn);
Tristan Corrickbc896cd2018-12-17 22:09:50 +1300412 if (!dev || !dev->enabled) {
413 printk(BIOS_DEBUG, "Disabling %s.\n", nb_devs[i].name);
414 deven &= ~nb_devs[i].mask;
415 }
416 }
417
418 pci_write_config32(host_dev, DEVEN, deven);
419}
420
Angel Pons598ec6a2020-07-23 02:37:12 +0200421static void northbridge_dmi_init(void)
422{
423 const bool is_haswell_h = !CONFIG(INTEL_LYNXPOINT_LP);
424
425 u16 reg16;
426 u32 reg32;
427
428 /* Steps prior to DMI ASPM */
429 if (is_haswell_h) {
430 /* Configure DMI De-Emphasis */
431 reg16 = DMIBAR16(DMILCTL2);
432 reg16 |= (1 << 6); /* 0b: -6.0 dB, 1b: -3.5 dB */
433 DMIBAR16(DMILCTL2) = reg16;
434
435 reg32 = DMIBAR32(DMIL0SLAT);
436 reg32 |= (1 << 31);
437 DMIBAR32(DMIL0SLAT) = reg32;
438
439 reg32 = DMIBAR32(DMILLTC);
440 reg32 |= (1 << 29);
441 DMIBAR32(DMILLTC) = reg32;
442
443 reg32 = DMIBAR32(DMI_AFE_PM_TMR);
444 reg32 &= ~0x1f;
445 reg32 |= 0x13;
446 DMIBAR32(DMI_AFE_PM_TMR) = reg32;
447 }
448
449 /* Clear error status bits */
450 DMIBAR32(DMIUESTS) = 0xffffffff;
451 DMIBAR32(DMICESTS) = 0xffffffff;
452
453 if (is_haswell_h) {
454 /* Enable ASPM L0s and L1 on SA link, should happen before PCH link */
455 reg16 = DMIBAR16(DMILCTL);
456 reg16 |= (1 << 1) | (1 << 0);
457 DMIBAR16(DMILCTL) = reg16;
458 }
459}
460
Aaron Durbin76c37002012-10-30 09:03:43 -0500461static void northbridge_init(struct device *dev)
462{
Duncan Lauriec70353f2013-06-28 14:40:38 -0700463 u8 bios_reset_cpl, pair;
Aaron Durbin76c37002012-10-30 09:03:43 -0500464
Angel Pons598ec6a2020-07-23 02:37:12 +0200465 northbridge_dmi_init();
466
Angel Pons1db5bc72020-01-15 00:49:03 +0100467 /* Enable Power Aware Interrupt Routing. */
468 pair = MCHBAR8(INTRDIRCTL);
Duncan Lauriec70353f2013-06-28 14:40:38 -0700469 pair &= ~0x7; /* Clear 2:0 */
470 pair |= 0x4; /* Fixed Priority */
Angel Pons1db5bc72020-01-15 00:49:03 +0100471 MCHBAR8(INTRDIRCTL) = pair;
Aaron Durbin76c37002012-10-30 09:03:43 -0500472
Tristan Corrickbc896cd2018-12-17 22:09:50 +1300473 disable_devices();
474
Aaron Durbin76c37002012-10-30 09:03:43 -0500475 /*
Angel Pons1db5bc72020-01-15 00:49:03 +0100476 * Set bits 0 + 1 of BIOS_RESET_CPL to indicate to the CPU
477 * that BIOS has initialized memory and power management.
Aaron Durbin76c37002012-10-30 09:03:43 -0500478 */
479 bios_reset_cpl = MCHBAR8(BIOS_RESET_CPL);
Duncan Lauriec70353f2013-06-28 14:40:38 -0700480 bios_reset_cpl |= 3;
Aaron Durbin76c37002012-10-30 09:03:43 -0500481 MCHBAR8(BIOS_RESET_CPL) = bios_reset_cpl;
482 printk(BIOS_DEBUG, "Set BIOS_RESET_CPL\n");
483
Angel Pons1db5bc72020-01-15 00:49:03 +0100484 /* Configure turbo power limits 1ms after reset complete bit. */
Aaron Durbin76c37002012-10-30 09:03:43 -0500485 mdelay(1);
486 set_power_limits(28);
487
Angel Pons1db5bc72020-01-15 00:49:03 +0100488 /* Set here before graphics PM init. */
489 MCHBAR32(MMIO_PAVP_MSG) = 0x00100001;
Aaron Durbin76c37002012-10-30 09:03:43 -0500490}
491
Aaron Durbin76c37002012-10-30 09:03:43 -0500492static struct device_operations mc_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200493 .read_resources = mc_read_resources,
494 .set_resources = pci_dev_set_resources,
495 .enable_resources = pci_dev_enable_resources,
496 .init = northbridge_init,
497 .acpi_fill_ssdt = generate_cpu_entries,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200498 .ops_pci = &pci_dev_ops_pci,
Aaron Durbin76c37002012-10-30 09:03:43 -0500499};
500
Tristan Corrickd3856242018-11-01 03:03:29 +1300501static const unsigned short mc_pci_device_ids[] = {
502 0x0c00, /* Desktop */
503 0x0c04, /* Mobile */
504 0x0a04, /* ULT */
Iru Cai0766c982018-12-17 13:21:36 +0800505 0x0c08, /* Server */
Tristan Corrickd3856242018-11-01 03:03:29 +1300506 0
Tristan Corrick48170122018-10-31 02:21:41 +1300507};
508
Tristan Corrickd3856242018-11-01 03:03:29 +1300509static const struct pci_driver mc_driver_hsw __pci_driver = {
510 .ops = &mc_ops,
511 .vendor = PCI_VENDOR_ID_INTEL,
512 .devices = mc_pci_device_ids,
Duncan Lauriedf7be712012-12-17 11:22:57 -0800513};
514
Aaron Durbin76c37002012-10-30 09:03:43 -0500515static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200516 .read_resources = noop_read_resources,
517 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300518 .init = mp_cpu_bus_init,
Aaron Durbin76c37002012-10-30 09:03:43 -0500519};
520
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200521static void enable_dev(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500522{
Angel Pons1db5bc72020-01-15 00:49:03 +0100523 /* Set the operations if it is a special bus type. */
Aaron Durbin76c37002012-10-30 09:03:43 -0500524 if (dev->path.type == DEVICE_PATH_DOMAIN) {
525 dev->ops = &pci_domain_ops;
526 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
527 dev->ops = &cpu_bus_ops;
528 }
529}
530
531struct chip_operations northbridge_intel_haswell_ops = {
532 CHIP_NAME("Intel i7 (Haswell) integrated Northbridge")
533 .enable_dev = enable_dev,
534};