Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2014 Google Inc. |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 5 | * Copyright (C) 2015 Intel Corporation. |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <arch/cpu.h> |
| 18 | #include <arch/io.h> |
| 19 | #include <console/console.h> |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 20 | #include <cpu/x86/msr.h> |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 21 | #include <device/pci.h> |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 22 | #include <device/pci_ids.h> |
Barnali Sarkar | 7327386 | 2017-06-13 20:22:33 +0530 | [diff] [blame] | 23 | #include <intelblocks/mp_init.h> |
Naresh G Solanki | ecd9a94 | 2016-08-11 14:56:28 +0530 | [diff] [blame] | 24 | #include <soc/bootblock.h> |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 25 | #include <soc/cpu.h> |
| 26 | #include <soc/pch.h> |
| 27 | #include <soc/pci_devs.h> |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 28 | #include <soc/systemagent.h> |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 29 | #include <string.h> |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 30 | |
| 31 | static struct { |
| 32 | u32 cpuid; |
| 33 | const char *name; |
| 34 | } cpu_table[] = { |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 35 | { CPUID_SKYLAKE_C0, "Skylake C0" }, |
| 36 | { CPUID_SKYLAKE_D0, "Skylake D0" }, |
| 37 | { CPUID_SKYLAKE_HQ0, "Skylake H Q0" }, |
| 38 | { CPUID_SKYLAKE_HR0, "Skylake H R0" }, |
| 39 | { CPUID_KABYLAKE_G0, "Kabylake G0" }, |
| 40 | { CPUID_KABYLAKE_H0, "Kabylake H0" }, |
| 41 | { CPUID_KABYLAKE_Y0, "Kabylake Y0" }, |
| 42 | { CPUID_KABYLAKE_HA0, "Kabylake H A0" }, |
| 43 | { CPUID_KABYLAKE_HB0, "Kabylake H B0" }, |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 44 | }; |
| 45 | |
| 46 | static struct { |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 47 | u16 mchid; |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 48 | const char *name; |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 49 | } mch_table[] = { |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 50 | { PCI_DEVICE_ID_INTEL_SKL_ID_U, "Skylake-U" }, |
| 51 | { PCI_DEVICE_ID_INTEL_SKL_ID_Y, "Skylake-Y" }, |
| 52 | { PCI_DEVICE_ID_INTEL_SKL_ID_ULX, "Skylake-ULX" }, |
| 53 | { PCI_DEVICE_ID_INTEL_SKL_ID_H, "Skylake-H" }, |
| 54 | { PCI_DEVICE_ID_INTEL_SKL_ID_H_EM, "Skylake-H Embedded" }, |
| 55 | { PCI_DEVICE_ID_INTEL_KBL_ID_U, "Kabylake-U" }, |
| 56 | { PCI_DEVICE_ID_INTEL_KBL_U_R, "Kabylake-R ULT"}, |
| 57 | { PCI_DEVICE_ID_INTEL_KBL_ID_Y, "Kabylake-Y" }, |
| 58 | { PCI_DEVICE_ID_INTEL_KBL_ID_H, "Kabylake-H" }, |
Gaggery Tsai | e415a4c | 2018-03-21 22:36:18 +0800 | [diff] [blame] | 59 | { PCI_DEVICE_ID_INTEL_KBL_ID_S, "Kabylake-S" }, |
V Sowmya | acc2a48 | 2018-01-23 15:27:23 +0530 | [diff] [blame] | 60 | { PCI_DEVICE_ID_INTEL_KBL_ID_DT, "Kabylake DT" }, |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 61 | }; |
| 62 | |
| 63 | static struct { |
| 64 | u16 lpcid; |
| 65 | const char *name; |
| 66 | } pch_table[] = { |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 67 | { PCI_DEVICE_ID_INTEL_SPT_LP_SAMPLE, "Skylake LP Sample" }, |
| 68 | { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE, "Skylake-U Base" }, |
| 69 | { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM, "Skylake-U Premium" }, |
| 70 | { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM, "Skylake-Y Premium" }, |
V Sowmya | 7c15047 | 2018-01-23 14:44:45 +0530 | [diff] [blame] | 71 | { PCI_DEVICE_ID_INTEL_SPT_H_PREMIUM, "Skylake PCH-H Premium" }, |
| 72 | { PCI_DEVICE_ID_INTEL_SPT_H_C236, "Skylake PCH-H C236" }, |
| 73 | { PCI_DEVICE_ID_INTEL_SPT_H_QM170, "Skylake PCH-H QM170" }, |
Praveen hodagatta pranesh | 523d669 | 2018-11-03 01:21:14 +0800 | [diff] [blame] | 74 | { PCI_DEVICE_ID_INTEL_SPT_H_HM175, "Skylake PCH-H HM175" }, |
| 75 | { PCI_DEVICE_ID_INTEL_SPT_H_QM175, "Skylake PCH-H QM175" }, |
| 76 | { PCI_DEVICE_ID_INTEL_SPT_H_CM238, "Skylake PCH-H CM238" }, |
V Sowmya | acc2a48 | 2018-01-23 15:27:23 +0530 | [diff] [blame] | 77 | { PCI_DEVICE_ID_INTEL_KBP_H_Q270, "Kabylake-H Q270" }, |
Gaggery Tsai | e415a4c | 2018-03-21 22:36:18 +0800 | [diff] [blame] | 78 | { PCI_DEVICE_ID_INTEL_KBP_H_H270, "Kabylake-H H270" }, |
| 79 | { PCI_DEVICE_ID_INTEL_KBP_H_Z270, "Kabylake-H Z270" }, |
| 80 | { PCI_DEVICE_ID_INTEL_KBP_H_B250, "Kabylake-H B250" }, |
| 81 | { PCI_DEVICE_ID_INTEL_KBP_H_Q250, "Kabylake-H Q250" }, |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 82 | { PCI_DEVICE_ID_INTEL_KBP_LP_U_PREMIUM, "Kabylake-U Premium" }, |
| 83 | { PCI_DEVICE_ID_INTEL_KBP_LP_Y_PREMIUM, "Kabylake-Y Premium" }, |
| 84 | { PCI_DEVICE_ID_INTEL_KBP_LP_SUPER_SKU, "Kabylake Super Sku" }, |
| 85 | { PCI_DEVICE_ID_INTEL_SPT_LP_Y_PREMIUM_HDCP22, |
| 86 | "Kabylake-Y iHDCP 2.2 Premium" }, |
| 87 | { PCI_DEVICE_ID_INTEL_SPT_LP_U_PREMIUM_HDCP22, |
| 88 | "Kabylake-U iHDCP 2.2 Premium" }, |
Gaggery Tsai | e2592be | 2017-09-20 22:46:39 +0800 | [diff] [blame] | 89 | { PCI_DEVICE_ID_INTEL_SPT_LP_U_BASE_HDCP22, |
| 90 | "Kabylake-U iHDCP 2.2 Base" }, |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 91 | }; |
| 92 | |
| 93 | static struct { |
| 94 | u16 igdid; |
| 95 | const char *name; |
| 96 | } igd_table[] = { |
Subrata Banik | c216567 | 2017-06-02 17:52:44 +0530 | [diff] [blame] | 97 | { PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM, "Skylake ULT GT1"}, |
| 98 | { PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM, "Skylake ULX GT2" }, |
| 99 | { PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM, "Skylake ULT GT2" }, |
| 100 | { PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM, "Skylake HALO GT2" }, |
| 101 | { PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM, "Skylake HALO GT4" }, |
| 102 | { PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM, "Kabylake ULT GT1"}, |
| 103 | { PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM, "Kabylake ULX GT2" }, |
| 104 | { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM, "Kabylake ULT GT2" }, |
| 105 | { PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR, "Kabylake-R ULT GT2"}, |
| 106 | { PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM, "Kabylake HALO GT2" }, |
V Sowmya | acc2a48 | 2018-01-23 15:27:23 +0530 | [diff] [blame] | 107 | { PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2, "Kabylake DT GT2" }, |
Gaggery Tsai | 8aee7f7 | 2018-08-03 11:40:55 -0700 | [diff] [blame] | 108 | { PCI_DEVICE_ID_INTEL_AML_GT2_ULX, "Amberlake ULX GT2" }, |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 109 | }; |
| 110 | |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 111 | static uint8_t get_dev_revision(pci_devfn_t dev) |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 112 | { |
| 113 | return pci_read_config8(dev, PCI_REVISION_ID); |
| 114 | } |
| 115 | |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 116 | static uint16_t get_dev_id(pci_devfn_t dev) |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 117 | { |
| 118 | return pci_read_config16(dev, PCI_DEVICE_ID); |
| 119 | } |
| 120 | |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 121 | static void report_cpu_info(void) |
| 122 | { |
| 123 | struct cpuid_result cpuidr; |
| 124 | u32 i, index; |
| 125 | char cpu_string[50], *cpu_name = cpu_string; /* 48 bytes are reported */ |
| 126 | int vt, txt, aes; |
| 127 | msr_t microcode_ver; |
Elyes HAOUAS | 39303d5 | 2018-07-08 12:40:45 +0200 | [diff] [blame] | 128 | static const char *const mode[] = {"NOT ", ""}; |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 129 | const char *cpu_type = "Unknown"; |
| 130 | |
| 131 | index = 0x80000000; |
| 132 | cpuidr = cpuid(index); |
| 133 | if (cpuidr.eax < 0x80000004) { |
| 134 | strcpy(cpu_string, "Platform info not available"); |
| 135 | } else { |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 136 | u32 *p = (u32 *) cpu_string; |
| 137 | for (i = 2; i <= 4; i++) { |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 138 | cpuidr = cpuid(index + i); |
| 139 | *p++ = cpuidr.eax; |
| 140 | *p++ = cpuidr.ebx; |
| 141 | *p++ = cpuidr.ecx; |
| 142 | *p++ = cpuidr.edx; |
| 143 | } |
| 144 | } |
| 145 | /* Skip leading spaces in CPU name string */ |
| 146 | while (cpu_name[0] == ' ') |
| 147 | cpu_name++; |
| 148 | |
| 149 | microcode_ver.lo = 0; |
| 150 | microcode_ver.hi = 0; |
Elyes HAOUAS | 603963e | 2018-09-28 09:06:43 +0200 | [diff] [blame] | 151 | wrmsr(IA32_BIOS_SIGN_ID, microcode_ver); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 152 | cpuidr = cpuid(1); |
Elyes HAOUAS | 603963e | 2018-09-28 09:06:43 +0200 | [diff] [blame] | 153 | microcode_ver = rdmsr(IA32_BIOS_SIGN_ID); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 154 | |
| 155 | /* Look for string to match the name */ |
| 156 | for (i = 0; i < ARRAY_SIZE(cpu_table); i++) { |
| 157 | if (cpu_table[i].cpuid == cpuidr.eax) { |
| 158 | cpu_type = cpu_table[i].name; |
| 159 | break; |
| 160 | } |
| 161 | } |
| 162 | |
| 163 | printk(BIOS_DEBUG, "CPU: %s\n", cpu_name); |
| 164 | printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n", |
| 165 | cpuidr.eax, cpu_type, microcode_ver.hi); |
| 166 | |
| 167 | aes = (cpuidr.ecx & (1 << 25)) ? 1 : 0; |
| 168 | txt = (cpuidr.ecx & (1 << 6)) ? 1 : 0; |
| 169 | vt = (cpuidr.ecx & (1 << 5)) ? 1 : 0; |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 170 | printk(BIOS_DEBUG, |
| 171 | "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n", |
| 172 | mode[aes], mode[txt], mode[vt]); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | static void report_mch_info(void) |
| 176 | { |
| 177 | int i; |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 178 | pci_devfn_t dev = SA_DEV_ROOT; |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 179 | uint16_t mchid = get_dev_id(dev); |
| 180 | uint8_t mch_revision = get_dev_revision(dev); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 181 | const char *mch_type = "Unknown"; |
| 182 | |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 183 | for (i = 0; i < ARRAY_SIZE(mch_table); i++) { |
| 184 | if (mch_table[i].mchid == mchid) { |
| 185 | mch_type = mch_table[i].name; |
| 186 | break; |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 187 | } |
| 188 | } |
| 189 | |
| 190 | printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n", |
Lee Leahy | 1d14b3e | 2015-05-12 18:23:27 -0700 | [diff] [blame] | 191 | mchid, mch_revision, mch_type); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 192 | } |
| 193 | |
| 194 | static void report_pch_info(void) |
| 195 | { |
| 196 | int i; |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 197 | pci_devfn_t dev = PCH_DEV_LPC; |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 198 | uint16_t lpcid = get_dev_id(dev); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 199 | const char *pch_type = "Unknown"; |
| 200 | |
| 201 | for (i = 0; i < ARRAY_SIZE(pch_table); i++) { |
| 202 | if (pch_table[i].lpcid == lpcid) { |
| 203 | pch_type = pch_table[i].name; |
| 204 | break; |
| 205 | } |
| 206 | } |
| 207 | printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n", |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 208 | lpcid, get_dev_revision(dev), pch_type); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | static void report_igd_info(void) |
| 212 | { |
| 213 | int i; |
Elyes HAOUAS | 68c851b | 2018-06-12 22:06:09 +0200 | [diff] [blame] | 214 | pci_devfn_t dev = SA_DEV_IGD; |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 215 | uint16_t igdid = get_dev_id(dev); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 216 | const char *igd_type = "Unknown"; |
| 217 | |
| 218 | for (i = 0; i < ARRAY_SIZE(igd_table); i++) { |
| 219 | if (igd_table[i].igdid == igdid) { |
| 220 | igd_type = igd_table[i].name; |
| 221 | break; |
| 222 | } |
| 223 | } |
| 224 | printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n", |
Subrata Banik | df5ae9c | 2017-12-06 19:10:15 +0530 | [diff] [blame] | 225 | igdid, get_dev_revision(dev), igd_type); |
Lee Leahy | b000513 | 2015-05-12 18:19:47 -0700 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | void report_platform_info(void) |
| 229 | { |
| 230 | report_cpu_info(); |
| 231 | report_mch_info(); |
| 232 | report_pch_info(); |
| 233 | report_igd_info(); |
| 234 | } |
| 235 | |
| 236 | /* |
| 237 | * Dump in the log memory controller configuration as read from the memory |
| 238 | * controller registers. |
| 239 | */ |
| 240 | void report_memory_config(void) |
| 241 | { |
| 242 | u32 addr_decoder_common, addr_decode_ch[2]; |
| 243 | int i; |
| 244 | |
| 245 | addr_decoder_common = MCHBAR32(0x5000); |
| 246 | addr_decode_ch[0] = MCHBAR32(0x5004); |
| 247 | addr_decode_ch[1] = MCHBAR32(0x5008); |
| 248 | |
| 249 | printk(BIOS_DEBUG, "memcfg DDR3 clock %d MHz\n", |
| 250 | (MCHBAR32(0x5e04) * 13333 * 2 + 50)/100); |
| 251 | printk(BIOS_DEBUG, "memcfg channel assignment: A: %d, B % d, C % d\n", |
| 252 | addr_decoder_common & 3, |
| 253 | (addr_decoder_common >> 2) & 3, |
| 254 | (addr_decoder_common >> 4) & 3); |
| 255 | |
| 256 | for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) { |
| 257 | u32 ch_conf = addr_decode_ch[i]; |
| 258 | printk(BIOS_DEBUG, "memcfg channel[%d] config (%8.8x):\n", |
| 259 | i, ch_conf); |
| 260 | printk(BIOS_DEBUG, " enhanced interleave mode %s\n", |
| 261 | ((ch_conf >> 22) & 1) ? "on" : "off"); |
| 262 | printk(BIOS_DEBUG, " rank interleave %s\n", |
| 263 | ((ch_conf >> 21) & 1) ? "on" : "off"); |
| 264 | printk(BIOS_DEBUG, " DIMMA %d MB width %s %s rank%s\n", |
| 265 | ((ch_conf >> 0) & 0xff) * 256, |
| 266 | ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32", |
| 267 | ((ch_conf >> 17) & 1) ? "dual" : "single", |
| 268 | ((ch_conf >> 16) & 1) ? "" : ", selected"); |
| 269 | printk(BIOS_DEBUG, " DIMMB %d MB width %s %s rank%s\n", |
| 270 | ((ch_conf >> 8) & 0xff) * 256, |
| 271 | ((ch_conf >> 19) & 1) ? "x16" : "x8 or x32", |
| 272 | ((ch_conf >> 18) & 1) ? "dual" : "single", |
| 273 | ((ch_conf >> 16) & 1) ? ", selected" : ""); |
| 274 | } |
| 275 | } |