blob: 922a81950ee01010995a646113b77b63ff2611cd [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer43b29cf2009-03-06 19:11:52 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauer278534d2008-10-29 04:51:07 +000018 */
19
20#include <console/console.h>
21#include <arch/io.h>
22#include <stdint.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
26#include <device/hypertransport.h>
27#include <stdlib.h>
28#include <string.h>
Stefan Reinauerfd611f92013-02-27 23:45:20 +010029#include <cbmem.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000030#include <cpu/cpu.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070031#include <arch/acpi.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000032#include "i945.h"
33
Stefan Reinauerde3206a2010-02-22 06:09:43 +000034static int get_pcie_bar(u32 *base, u32 *len)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035{
36 device_t dev;
37 u32 pciexbar_reg;
38
39 *base = 0;
40 *len = 0;
41
42 dev = dev_find_slot(0, PCI_DEVFN(0, 0));
43 if (!dev)
44 return 0;
Stefan Reinauer109ab312009-08-12 16:08:05 +000045
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000046 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000047
48 if (!(pciexbar_reg & (1 << 0)))
49 return 0;
50
51 switch ((pciexbar_reg >> 1) & 3) {
52 case 0: // 256MB
53 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28));
54 *len = 256 * 1024 * 1024;
55 return 1;
56 case 1: // 128M
57 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27));
58 *len = 128 * 1024 * 1024;
59 return 1;
60 case 2: // 64M
61 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26));
62 *len = 64 * 1024 * 1024;
63 return 1;
64 }
65
66 return 0;
67}
68
Myles Watson25d12132010-09-13 13:14:48 +000069static void add_fixed_resources(struct device *dev, int index)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000070{
Myles Watson25d12132010-09-13 13:14:48 +000071 struct resource *resource;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000072 u32 pcie_config_base, pcie_config_size;
73
Myles Watson25d12132010-09-13 13:14:48 +000074 if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) {
75 printk(BIOS_DEBUG, "Adding PCIe config bar\n");
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030076 resource = new_resource(dev, index++);
Myles Watson25d12132010-09-13 13:14:48 +000077 resource->base = (resource_t) pcie_config_base;
78 resource->size = (resource_t) pcie_config_size;
79 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
80 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
81 }
Stefan Reinauer71a3d962009-07-21 21:44:24 +000082}
83
Stefan Reinauer278534d2008-10-29 04:51:07 +000084static void pci_domain_set_resources(device_t dev)
85{
86 uint32_t pci_tolm;
87 uint8_t tolud, reg8;
88 uint16_t reg16;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030089 unsigned long long tomk, tomk_stolen;
90 uint64_t tseg_memory_base = 0, tseg_memory_size = 0;
Stefan Reinauer278534d2008-10-29 04:51:07 +000091
Stefan Reinauer71a3d962009-07-21 21:44:24 +000092 /* Can we find out how much memory we can use at most
93 * this way?
94 */
Myles Watson894a3472010-06-09 22:41:35 +000095 pci_tolm = find_pci_tolm(dev->link_list);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000096 printk(BIOS_DEBUG, "pci_tolm: 0x%x\n", pci_tolm);
Stefan Reinauer278534d2008-10-29 04:51:07 +000097
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000098 printk(BIOS_SPEW, "Base of stolen memory: 0x%08x\n",
Stefan Reinauer278534d2008-10-29 04:51:07 +000099 pci_read_config32(dev_find_slot(0, PCI_DEVFN(2, 0)), 0x5c));
100
101 tolud = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), 0x9c);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000102 printk(BIOS_SPEW, "Top of Low Used DRAM: 0x%08x\n", tolud << 24);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000103
104 tomk = tolud << 14;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300105 tomk_stolen = tomk;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000106
107 /* Note: subtract IGD device and TSEG */
108 reg8 = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), 0x9e);
109 if (reg8 & 1) {
110 int tseg_size = 0;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000111 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000112 reg8 >>= 1;
113 reg8 &= 3;
114 switch (reg8) {
115 case 0:
116 tseg_size = 1024;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000117 break; /* TSEG = 1M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000118 case 1:
119 tseg_size = 2048;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000120 break; /* TSEG = 2M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000121 case 2:
122 tseg_size = 8192;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000123 break; /* TSEG = 8M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000124 }
125
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000126 printk(BIOS_DEBUG, "%dM\n", tseg_size >> 10);
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300127 tomk_stolen -= tseg_size;
128
129 /* For reserving TSEG memory in the memory map */
130 tseg_memory_base = tomk_stolen * 1024ULL;
131 tseg_memory_size = tseg_size * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000132 }
133
134 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
135 if (!(reg16 & 2)) {
136 int uma_size = 0;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000137 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000138 reg16 >>= 4;
139 reg16 &= 7;
140 switch (reg16) {
141 case 1:
142 uma_size = 1024;
143 break;
144 case 3:
145 uma_size = 8192;
146 break;
147 }
148
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000149 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300150 tomk_stolen -= uma_size;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000151
152 /* For reserving UMA memory in the memory map */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300153 uma_memory_base = tomk_stolen * 1024ULL;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000154 uma_memory_size = uma_size * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000155 }
156
157 /* The following needs to be 2 lines, otherwise the second
158 * number is always 0
159 */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300160 printk(BIOS_INFO, "Available memory: %dK", (uint32_t)tomk_stolen);
161 printk(BIOS_INFO, " (%dM)\n", (uint32_t)(tomk_stolen >> 10));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000162
163 /* Report the memory regions */
164 ram_resource(dev, 3, 0, 640);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000165 ram_resource(dev, 4, 768, (tomk - 768));
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300166 uma_resource(dev, 5, uma_memory_base >> 10, uma_memory_size >> 10);
167 mmio_resource(dev, 6, tseg_memory_base >> 10, tseg_memory_size >> 10);
168
169 add_fixed_resources(dev, 7);
Myles Watson25d12132010-09-13 13:14:48 +0000170
Myles Watson894a3472010-06-09 22:41:35 +0000171 assign_resources(dev->link_list);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000172
Kyösti Mälkki42f46512013-06-27 08:20:09 +0300173 set_top_of_ram(tomk_stolen * 1024);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000174}
175
Stefan Reinauer278534d2008-10-29 04:51:07 +0000176 /* TODO We could determine how many PCIe busses we need in
177 * the bar. For now that number is hardcoded to a max of 64.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000178 * See e7525/northbridge.c for an example.
Stefan Reinauer278534d2008-10-29 04:51:07 +0000179 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000180static struct device_operations pci_domain_ops = {
181 .read_resources = pci_domain_read_resources,
182 .set_resources = pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000183 .enable_resources = NULL,
184 .init = NULL,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000185 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300186 .ops_pci_bus = pci_bus_default_ops,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000187};
188
189static void mc_read_resources(device_t dev)
190{
191 struct resource *resource;
192
193 pci_dev_read_resources(dev);
194
195 /* So, this is one of the big mysteries in the coreboot resource
196 * allocator. This resource should make sure that the address space
197 * of the PCIe memory mapped config space bar. But it does not.
198 */
199
200 /* We use 0xcf as an unused index for our PCIe bar so that we find it again */
201 resource = new_resource(dev, 0xcf);
202 resource->base = DEFAULT_PCIEXBAR;
203 resource->size = 64 * 1024 * 1024; /* 64MB hard coded PCIe config space */
204 resource->flags =
205 IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
206 IORESOURCE_ASSIGNED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000207 printk(BIOS_DEBUG, "Adding PCIe enhanced config space BAR 0x%08lx-0x%08lx.\n",
Stefan Reinauer30140a52009-03-11 16:20:39 +0000208 (unsigned long)(resource->base), (unsigned long)(resource->base + resource->size));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000209}
210
211static void mc_set_resources(device_t dev)
212{
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000213 struct resource *resource;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000214
215 /* Report the PCIe BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000216 resource = find_resource(dev, 0xcf);
217 if (resource) {
218 report_resource_stored(dev, resource, "<mmconfig>");
219 }
220
221 /* And call the normal set_resources */
222 pci_dev_set_resources(dev);
223}
224
225static void intel_set_subsystem(device_t dev, unsigned vendor, unsigned device)
226{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000227 if (!vendor || !device) {
228 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
229 pci_read_config32(dev, PCI_VENDOR_ID));
230 } else {
231 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
232 ((device & 0xffff) << 16) | (vendor & 0xffff));
233 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000234}
235
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000236#if CONFIG_HAVE_ACPI_RESUME
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000237static void northbridge_init(struct device *dev)
238{
239 switch (pci_read_config32(dev, SKPAD)) {
Sven Schnelled8c68a92011-06-15 09:26:34 +0200240 case SKPAD_NORMAL_BOOT_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000241 printk(BIOS_DEBUG, "Normal boot.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000242 acpi_slp_type=0;
243 break;
Sven Schnelled8c68a92011-06-15 09:26:34 +0200244 case SKPAD_ACPI_S3_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000245 printk(BIOS_DEBUG, "S3 Resume.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000246 acpi_slp_type=3;
247 break;
248 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000249 printk(BIOS_DEBUG, "Unknown boot method, assuming normal.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000250 acpi_slp_type=0;
251 break;
252 }
253}
254#endif
255
Stefan Reinauer278534d2008-10-29 04:51:07 +0000256static struct pci_operations intel_pci_ops = {
257 .set_subsystem = intel_set_subsystem,
258};
259
260static struct device_operations mc_ops = {
261 .read_resources = mc_read_resources,
262 .set_resources = mc_set_resources,
263 .enable_resources = pci_dev_enable_resources,
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000264#if CONFIG_HAVE_ACPI_RESUME
265 .init = northbridge_init,
266#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000267 .scan_bus = 0,
268 .ops_pci = &intel_pci_ops,
269};
270
271static const struct pci_driver mc_driver __pci_driver = {
272 .ops = &mc_ops,
273 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +0000274 .device = 0x27a0,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000275};
276
277static void cpu_bus_init(device_t dev)
278{
Myles Watson894a3472010-06-09 22:41:35 +0000279 initialize_cpus(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000280}
281
282static void cpu_bus_noop(device_t dev)
283{
284}
285
286static struct device_operations cpu_bus_ops = {
287 .read_resources = cpu_bus_noop,
288 .set_resources = cpu_bus_noop,
289 .enable_resources = cpu_bus_noop,
290 .init = cpu_bus_init,
291 .scan_bus = 0,
292};
293
294static void enable_dev(device_t dev)
295{
296 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800297 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000298 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800299 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000300 dev->ops = &cpu_bus_ops;
301 }
302}
303
304struct chip_operations northbridge_intel_i945_ops = {
305 CHIP_NAME("Intel i945 Northbridge")
306 .enable_dev = enable_dev,
307};