blob: ce10ab550d288c83f02f10aed3aa14d1651f9887 [file] [log] [blame]
Ionela Voinescud6aaca92015-01-19 01:03:44 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Imagination Technologies
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018 * Foundation, Inc.
Ionela Voinescud6aaca92015-01-19 01:03:44 +000019 */
20
Ionela Voinescud6aaca92015-01-19 01:03:44 +000021#include <arch/io.h>
22#include <soc/ddr_init.h>
Ionela Voinescu3fa1ad02015-04-05 17:55:51 +010023#include <soc/ddr_private_reg.h>
Ionela Voinescu1d4c3052015-06-07 23:22:34 +010024#include <stdint.h>
Ionela Voinescud6aaca92015-01-19 01:03:44 +000025
Ionela Voinescu3fa1ad02015-04-05 17:55:51 +010026#define BL8 0
Ionela Voinescud6aaca92015-01-19 01:03:44 +000027
28/*
29 * Configuration for the Winbond W972GG6JB-25 part using
30 * Synopsys DDR uMCTL and DDR Phy
31 */
32int init_ddr2(void)
33{
34
Ionela Voinescud6aaca92015-01-19 01:03:44 +000035 /*
36 * Reset the AXI bridge and DDR Controller in case any spurious
37 * writes have already happened to DDR - note must be done together,
38 * not sequentially
39 */
40 write32(TOPLEVEL_REGS + DDR_CTRL_OFFSET, 0x00000000);
41 write32(TOPLEVEL_REGS + DDR_CTRL_OFFSET, 0x0000000F);
Ionela Voinescud6aaca92015-01-19 01:03:44 +000042 /*
43 * Dummy read to fence the access between the reset above
44 * and thw DDR controller writes below
45 */
46 read32(TOPLEVEL_REGS + DDR_CTRL_OFFSET);
Ionela Voinescud6aaca92015-01-19 01:03:44 +000047 /* Timings for 400MHz
48 * therefore 200MHz (5ns) uMCTL (Internal) Rate
49 */
Ionela Voinescud6aaca92015-01-19 01:03:44 +000050 /* TOGCNT1U: Toggle Counter 1U Register: 1us 200h C8h */
51 write32(DDR_PCTL + DDR_PCTL_TOGCNT1U_OFFSET, 0x000000C8);
52 /* TINIT: t_init Timing Register: at least 200us 200h C8h */
53 write32(DDR_PCTL + DDR_PCTL_TINIT_OFFSET, 0x000000C8);
54 /* TRSTH: Reset High Time Register DDR3 ONLY */
55 write32(DDR_PCTL + DDR_PCTL_TRSTH_OFFSET, 0x00000000);
56 /* TOGCNT100N: Toggle Counter 100N Register: 20d, 14h*/
57 write32(DDR_PCTL + DDR_PCTL_TOGG_CNTR_100NS_OFFSET, 0x00000014);
58 /* DTUAWDT DTU Address Width Register
59 * 1:0 column_addr_width Def 10 - 7 3 10 bits
60 * 4:3 bank_addr_width Def 3 - 2 1 3 bits (8 bank)
61 * 7:6 row_addr_width Def 14 - 13 1 3 bits
62 * 10:9 number_ranks Def 1 - 1 0 0 1 Rank
63 */
64 write32(DDR_PCTL + DDR_PCTL_DTUAWDT_OFFSET, 0x0000004B);
65 /* MCFG
66 * 0 BL 0 = 4 1 = 8
67 * 1 RDRIMM 0
68 * 2 BL8 Burst Terminate 0
69 * 3 2T = 0
70 * 4 Multi Rank 0
71 * 5 DDR3 En 0
72 * 6 LPDDR S4 En
73 * 7 BST En 0, 1 for LPDDR2/3
74 * 15:8 Power down Idle, passed by argument
75 * 16 Power Down Type, passed by argument
76 * 17 Power Down Exit 0 = slow, 1 = fast, pba
77 * 19:18 tFAW 45ns = 9 clk 5*2 -1 1h
78 * 21:20 mDDR/LPDDR2 BL 0
79 * 23:22 mDDR/LPDDR2 Enable 0
80 * 31:24 mDDR/LPDDR2/3 Dynamic Clock Stop 0
81 */
82 write32(DDR_PCTL + DDR_PCTL_MCFG_OFFSET,
83 0x00060000 | (BL8 ? 0x1 : 0x0));
84 /* MCFG1: Memory Configuration-1 Register
85 * c7:0 sr_idle Self Refresh Idle Entery 32 * nclks 14h, set 0 for BUB
86 * 10:8 Fine tune MCFG.19:18 -1
87 * 15:11 Reserved
88 * 23:16 Hardware Idle Period NA 0
89 * 30:24 Reserved
90 * 31 c_active_in_pin exit auto clk stop NA 0
91 */
92 write32(DDR_PCTL + DDR_PCTL_MCFG1_OFFSET, 0x00000100);
93 /* DCR DRAM Config
94 * 2:0 SDRAM => DDR2 2
95 * 3 DDR 8 Bank 1
96 * 6:4 Primary DQ DDR3 Only 0
97 * 7 Multi-Purpose Register DDR3 Only 0
98 * 9:8 DDRTYPE LPDDR2 00
99 * 26:10 Reserved
100 * 27 NOSRA No Simultaneous Rank Access 0
101 * 28 DDR 2T 0
102 * 29 UDIMM NA 0
103 * 30 RDIMM NA 0
104 * 31 TPD LPDDR2 0
105 */
106 write32(DDR_PHY + DDRPHY_DCR_OFFSET, 0x0000000A);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000107 /* Generate to use with PHY and PCTL
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000108 * MR0 : MR Register, bits 12:0 imported dfrom MR
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000109 * 2:0 BL 8 011
110 * 3 BT Sequential 0 Interleaved 1 = 0
111 * 6:4 CL 6
112 * 7 TM Normal 0
113 * 8 DLL Reset 1 (self Clearing)
114 * 11:9 WR 15 ns 6 (101)
115 * 12 PD Slow 1 Fast 0 0
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000116 * 15:13 RSVD RSVD
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000117 * 31:16 Reserved
118 */
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000119 write32(DDR_PHY + DDRPHY_MR_OFFSET, 0x00000A62 | (BL8 ? 0x1 : 0x0));
120 /* MR1 : EMR Register
121 * Generate to use with PHY and PCTL
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000122 * 0 DE DLL Enable 0 Disable 1
123 * 1 DIC Output Driver Imp Ctl 0 Full, 1 Half
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000124 * 6,2 ODT 0 Disable, 1 75R, 2 150R, 3 50R; LSB: 2, MSB: 6
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000125 * 5:3 AL = 0
126 * 9:7 OCD = 0
127 * 10 DQS 0 diff, 1 single = 0
128 * 11 RDQS NA 0
129 * 12 QOFF Normal mode 0
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000130 * 15:13 RSVD
131 * 31:16 Reserved
132 */
Ionela Voinescu51ad6ac2015-03-05 17:11:14 +0000133 write32(DDR_PHY + DDRPHY_EMR_OFFSET, 0x00000044);
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000134 /* MR2 : EMR2 Register
135 * Generate to use with PHY and PCTL
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000136 * 2:0 PASR, NA 000
137 * 3 DDC NA 0
138 * 6:4 RSVD
139 * 7 SFR 0
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000140 * 15:8 RSVD
141 * 31:16 Reserved
142 */
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000143 write32(DDR_PHY + DDRPHY_EMR2_OFFSET, 0x00000000);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000144 /* DSGCR
145 * 0 PUREN Def 1
146 * 1 BDISEN Def 1
147 * 2 ZUEN Def 1
148 * 3 LPIOPD DEf 1 0
149 * 4 LPDLLPD DEf 1 0
150 * 7:5 DQSGX DQS Extention 000
151 * 10:8 DQSGE DQS Early Gate
Ionela Voinescu5d997f92015-03-30 12:00:35 +0100152 * 11 NOBUB No Bubbles, adds latency 1
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000153 * 12 FXDLAT Fixed Read Latency 0
154 * 15:13 Reserved
155 * 19:16 CKEPDD CKE Power Down 0000
156 * 23:20 ODTPDD ODT Power Down 0000
157 * 24 NL2PD Power Down Non LPDDR2 pins 0
158 * 25 NL2OE Output Enable Non LPDDR2 pins 1
159 * 26 TPDPD LPDDR Only 0
160 * 27 TPDOE LPDDR Only 0
161 * 28 CKOE Output Enable Clk's 1
162 * 29 ODTOE Output Enable ODT 1
163 * 30 RSTOE RST# Output Enable 1
164 * 31 CKEOE CKE Output Enable 1
165 */
Ionela Voinescu5d997f92015-03-30 12:00:35 +0100166 write32(DDR_PHY + DDRPHY_DSGCR_OFFSET, 0xF2000807);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000167 /* DTPR0 : DRAM Timing Params 0
168 * 1:0 tMRD 2
169 * 4:2 tRTP 3
170 * 7:5 tWTR 3
171 * 11:8 tRP 6
172 * 15:12 tRCD 6
173 * 20:16 tRAS 18
174 * 24:21 tRRD 4
175 * 30:25 tRC 24 (23)
176 * 31 tCCD 0 BL/2 Cas to Cas
177 */
178 write32(DDR_PHY + DDRPHY_DTPR0_OFFSET, 0x3092666E);
179 /* DTPR1 : DRAM Timing Params 1
180 * 1:0 ODT On/Off Del Std 0
181 * 2 tRTW Rd2Wr Del 0 std 1 +1 0
182 * 8:3 tFAW 4 Bank Act 45ns = 18 18
183 * 10:9 tMOD DDR3 Only 0
184 * 11 tRTODT DDR3 Only 0
185 * 15:12 Reserved
186 * 23:16 tRFC 195ns 78 def 131 78d
187 * 26:24 tDQSCK LPDDR2 only 1
188 * 29:27 tDQSCKmax 1
189 * 31:30 Reserved
190 */
191 write32(DDR_PHY + DDRPHY_DTPR1_OFFSET, 0x094E0092);
192 /* DTPR2 : DRAM Timing Params 2
193 * 9:0 tXS exit SR def 200, 200d
194 * 14:10 tXP PD Exit Del 8 3
195 * 18:15 tCKE CKE Min pulse 3
196 * 28:19 tDLLK DLL Lock time 200d
197 * 32:29 Reserved
198 */
199 write32(DDR_PHY + DDRPHY_DTPR2_OFFSET, 0x06418CC8);
200 /* PTR0 : PHY Timing Params 0
201 * 5:0 tDLLRST Def 27
202 * 17:6 tDLLLOCK Def 2750
203 * 21:18 tITMSRST Def 8
204 * 31:22 Reserved 0
205 */
206 write32(DDR_PHY + DDRPHY_PTR0_OFFSET, 0x0022AF9B);
207 /* PTR1 : PHY Timing Params 1
208 * 18:0 : tDINITO DRAM Init time 200us 80,000 Dec 0x13880
209 * 29:19 : tDINIT1 DRAM Init time 400ns 160 Dec 0xA0
210 */
211 write32(DDR_PHY + DDRPHY_PTR1_OFFSET, 0x05013880);
Ionela Voinescu1185c102015-05-21 13:11:51 +0100212 /* DQS gating configuration: passive windowing mode */
213 /*
214 * PGCR: PHY General cofiguration register
215 * 0 ITM DDR mode: 0
216 * 1 DQS gading configuration: passive windowing 1
217 * 2 DQS drift compensation: not supported in passive windowing 0
218 * 4:3 DQS drift limit 0
219 * 8:5 Digital test output select 0
220 * 11:9 CK Enable: one bit for each 3 CK pair: 0x7
221 * 13:12 CK Disable values: 0x2
222 * 14 CK Invert 0
223 * 15 IO loopback 0
224 * 17:16 I/O DDR mode 0
225 * 21:18 Ranks enable by training: 0xF
226 * 23:22 Impedance clock divider select 0x2
227 * 24 Power down disable 1
228 * 28:25 Refresh during training 0
229 * 29 loopback DQS shift 0
230 * 30 loopback DQS gating 0
231 * 31 loopback mode 0
232 */
233 write32(DDR_PHY + DDRPHY_PGCR_OFFSET, 0x01BC2E02);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000234 /* PGSR : Wait for INIT/DLL/Z Done from Power on Reset */
235 if (wait_for_completion(DDR_PHY + DDRPHY_PGSR_OFFSET, 0x00000007))
236 return DDR_TIMEOUT;
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000237 /* PIR : use PHY for DRAM Init */
238 write32(DDR_PHY + DDRPHY_PIR_OFFSET, 0x000001DF);
239 /* PGSR : Wait for DRAM Init Done */
240 if (wait_for_completion(DDR_PHY + DDRPHY_PGSR_OFFSET, 0x0000001F))
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000241 return DDR_TIMEOUT;
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000242 /* DF1STAT0 : wait for DFI_INIT_COMPLETE */
243 if (wait_for_completion(DDR_PCTL + DDR_PCTL_DFISTAT0_OFFSET,
244 0x00000001))
245 return DDR_TIMEOUT;
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000246 /* POWCTL : Start the memory Power Up seq*/
247 write32(DDR_PCTL + DDR_PCTL_POWCTL_OFFSET, 0x00000001);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000248 /* POWSTAT : wait for POWER_UP_DONE */
249 if (wait_for_completion(DDR_PCTL + DDR_PCTL_POWSTAT_OFFSET,
250 0x00000001))
251 return DDR_TIMEOUT;
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000252 /*
253 * TREFI : t_refi Timing Register 1X
254 * 12:0 t_refi 7.8us in 100ns 0x4E
255 * 15:13 Reserved 0
256 * 18:16 num_add_ref 0
257 * 30:19 Reserved 0
258 * 31 Update 1
259 */
260 write32(DDR_PCTL + DDR_PCTL_TREFI_OFFSET, 0x8000004E);
261 /* TMRD : t_mrd Timing Register -- Range 2 to 3 */
262 write32(DDR_PCTL + DDR_PCTL_TMRD_OFFSET, 0x00000002);
263 /*
264 * TRFC : t_rfc Timing Register -- Range 15 to 131
265 * 195ns / 2.5ns 78 x4E
266 */
267 write32(DDR_PCTL + DDR_PCTL_TRFC_OFFSET, 0x0000004E);
268 /* TRP : t_rp Timing Register -- Range 3 to 7
269 * 4:0 tRP 12.5 / 2.5 = 5 6 For Now 6-6-6
270 * 17:16 rpea_extra tRPall 8 bank 1
271 */
272 write32(DDR_PCTL + DDR_PCTL_TRP_OFFSET, 0x00010006);
273 /* TAL : Additive Latency Register -- AL in MR1 */
274 write32(DDR_PCTL + DDR_PCTL_TAL_OFFSET, 0x00000000);
275 /* DFITPHYWRLAT : Write cmd to dfi_wrdata_en */
276 write32(DDR_PCTL + DDR_PCTL_DFIWRLAT_OFFSET, 0x00000002);
277 /* DFITRDDATAEN : Read cmd to dfi_rddata_en */
278 write32(DDR_PCTL + DDR_PCTL_DFITRDDATAEN_OFFSET, 0x00000002);
279 /* TCL : CAS Latency Timing Register -- CASL in MR0 6-6-6 */
280 write32(DDR_PCTL + DDR_PCTL_TCL_OFFSET, 0x00000006);
281 /* TCWL : CAS Write Latency Register --CASL-1 */
282 write32(DDR_PCTL + DDR_PCTL_TCWL_OFFSET, 0x00000005);
283 /*
284 * TRAS : Activate to Precharge cmd time
285 * Range 8 to 24: 45ns / 2.5ns = 18d
286 */
287 write32(DDR_PCTL + DDR_PCTL_TRAS_OFFSET, 0x00000012);
288 /*
289 * TRC : Min. ROW cylce time
290 * Range 11 to 31: 57.5ns / 2.5ns = 23d Playing safe 24
291 */
292 write32(DDR_PCTL + DDR_PCTL_TRC_OFFSET, 0x00000018);
293 /*
294 * TRCD : Row to Column Delay
295 * Range 3 to 7 (TCL = TRCD): 2.5ns / 2.5ns = 5 but running 6-6-6 6
296 */
297 write32(DDR_PCTL + DDR_PCTL_TRCD_OFFSET, 0x00000006);
298 /* TRRD : Row to Row delay -- Range 2 to 6: 2K Page 10ns / 2.5ns = 4*/
299 write32(DDR_PCTL + DDR_PCTL_TRRD_OFFSET, 0x00000004);
300 /* TRTP : Read to Precharge time -- Range 2 to 4: 7.3ns / 2.5ns = 3 */
301 write32(DDR_PCTL + DDR_PCTL_TRTP_OFFSET, 0x00000003);
302 /* TWR : Write recovery time -- WR in MR0: 15ns / 2.5ns = 6
303 */
304 write32(DDR_PCTL + DDR_PCTL_TWR_OFFSET, 0x00000006);
305 /*
306 * TWTR : Write to read turn around time
307 * Range 2 to 4: 7.3ns / 2.5ns = 3
308 */
309 write32(DDR_PCTL + DDR_PCTL_TWTR_OFFSET, 0x00000003);
310 /* TEXSR : Exit Self Refresh to first valid cmd: tXS 200*/
311 write32(DDR_PCTL + DDR_PCTL_TEXSR_OFFSET, 0x000000C8);
312 /*
313 * TXP : Exit Power Down to first valid cmd
314 * tXP 2, Settingto 3 to match PHY
315 */
316 write32(DDR_PCTL + DDR_PCTL_TXP_OFFSET, 0x00000003);
317 /*
318 * TDQS : t_dqs Timing Register
319 * DQS additional turn around Rank 2 Rank (1 Rank) Def 1
320 */
321 write32(DDR_PCTL + DDR_PCTL_TDQS_OFFSET, 0x00000001);
322 /*TRTW : Read to Write turn around time Def 2
323 * Actual gap t_bl + t_rtw
324 */
325 write32(DDR_PCTL + DDR_PCTL_TRTW_OFFSET, 0x00000002);
326 /* TCKE : CKE min pulse width DEf 3 */
327 write32(DDR_PCTL + DDR_PCTL_TCKE_OFFSET, 0x00000003);
328 /*
329 * TXPDLL : Slow Exit Power Down to first valid cmd delay
330 * tXARDS 10+AL = 10
331 */
332 write32(DDR_PCTL + DDR_PCTL_TXPDLL_OFFSET, 0x0000000A);
333 /*
334 * TCKESR : Min CKE Low width for Self refresh entry to exit
335 * t_ckesr = 0 DDR2
336 */
337 write32(DDR_PCTL + DDR_PCTL_TCKESR_OFFSET, 0x00000000);
338 /* SCFG : State Configuration Register (Enabling Self Refresh)
339 * 0 LP_en Leave Off for Bring Up 0
340 * 5:1 Reserved
341 * 6 Synopsys Internal Only 0
342 * 7 Enale PHY indication of LP Opportunity 1
343 * 11:8 bbflags_timing max UPCTL_TCU_SED_P - tRP (16 - 6) Use 4
344 * 16:12 Additional delay on accertion of ac_pdd 4
345 * 31:17 Reserved
346 */
347 write32(DDR_PCTL + DDR_PCTL_SCFG_OFFSET, 0x00004480);
348 /*
349 * DFITPHYWRDATA : dfi_wrdata_en to drive wr data
350 * DFI Clks wrdata_en to wrdata Def 1
351 */
352 write32(DDR_PCTL + DDR_PCTL_DFITPHYWRDATA_OFFSET, 0x00000000);
353 /*
354 * DFITPHYRDLAT : dfi_rddata_en to dfi_rddata_valid
355 * DFI clks max rddata_en to rddata_valid Def 15
356 */
357 write32(DDR_PCTL + DDR_PCTL_DFITPHYRDLAT_OFFSET, 0x00000008);
358 /* MCMD : PREA, Addr 0 Bank 0 Rank 0 Del 0
359 * 3:0 cmd_opcode PREA 00001
360 * 16:4 cmd_addr 0
361 * 19:17 bank_addr 0
362 * 23:20 rank_sel 0 0001
363 * 27:24 cmddelay 0
364 * 30:24 Reserved
365 */
366 write32(DDR_PCTL + DDR_PCTL_MCMD_OFFSET, 0x80100001);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000367 /* MRS cmd wait for completion */
368 if (wait_for_completion(DDR_PCTL + DDR_PCTL_MCMD_OFFSET, 0x00100001))
369 return DDR_TIMEOUT;
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000370 /* SCTL : UPCTL switch INIT CONFIG State */
371 write32(DDR_PCTL + DDR_PCTL_SCTL_OFFSET, 0x00000001);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000372 /* STAT : Wait for Switch INIT to Config State */
373 if (wait_for_completion(DDR_PCTL + DDR_PCTL_STAT_OFFSET, 0x00000001))
374 return DDR_TIMEOUT;
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000375 /* DFISTCFG0 : Drive various DFI signals appropriately
376 * 0 dfi_init_start 0
377 * 1 dfi_freq_ratio_en 1
378 * 2 dfi_data_byte_disable_en 1
379 */
380 write32(DDR_PCTL + DDR_PCTL_DFISTCFG0_OFFSET, 0x00000003);
381 /* DFISTCFG1 : Enable various DFI support
382 * 0 dfi_dram_clk_disable_en 1
383 * 1 dfi_dram_clk_disable_en_pdp only lPDDR 0
384 */
385 write32(DDR_PCTL + DDR_PCTL_DFISTCFG1_OFFSET, 0x00000001);
386 /* DFISTCFG2 : Enable Parity and asoc interrupt
387 * 0 dfi_parity_in Enable 1
388 * 1 Interrupt on dfi_parity_error 1
389 */
390 write32(DDR_PCTL + DDR_PCTL_DFISTCFG2_OFFSET, 0x00000003);
391 /* DFILPCFG0 : DFI Low Power Interface Configuration
392 * 0 Enable DFI LP IF during PD 1
393 * 3:1 Reserved
394 * 7:4 DFI tlp_wakeup time 0
395 * 8 Enable DFI LP IF during SR 1
396 * 11:9 Reserved
397 * 15:12 dfi_lp_wakeup in SR 0
398 * 19:16 tlp_resp DFI 2.1 recomend 7
399 * 23:20 Reserved
400 * 24 Enable DFI LP in Deep Power Down 0
401 * 27:25 Reserved
402 * 31:28 DFI LP Deep Power Down Value 0
403 */
404 write32(DDR_PCTL + DDR_PCTL_DFILPCFG0_OFFSET, 0x00070101);
405 /* DFIODTCFG : DFI ODT Configuration
406 * Only Enabled on Rank0 Writes
407 * 0 rank0_odt_read_nsel 0
408 * 1 rank0_odt_read_sel 0
409 * 2 rank0_odt_write_nsel 0
410 * 3 rank0_odt_write_sel 1
411 */
412 write32(DDR_PCTL + DDR_PCTL_DFIODTCFG_OFFSET, 0x00000008);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000413 /* DFIODTCFG1 : DFI ODT Configuration
414 * 4:0 odt_lat_w 4
415 * 12:8 odt_lat_r 0 Def
416 * 4:0 odt_len_bl8_w 6 Def
417 * 12:8 odt_len_bl8_r 6 Def
418 */
419 write32(DDR_PCTL + DDR_PCTL_DFIODTCFG1_OFFSET, 0x06060004);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000420 /* DCFG : DRAM Density 256 Mb 16 Bit IO Width
421 * 1:0 Devicw Width 1 x8, 2 x16, 3 x32 2
422 * 5:2 Density 2Gb = 5
423 * 6 Dram Type (MDDR/LPDDR2) Only 0
424 * 7 Reserved 0
Ionela Voinescua2c4f9e2015-03-30 11:59:10 +0100425 * 10:8 Address Map R/B/C = 1
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000426 * 31:11 Reserved
427 */
Ionela Voinescua2c4f9e2015-03-30 11:59:10 +0100428 write32(DDR_PCTL + DDR_PCTL_DCFG_OFFSET, 0x00000116);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000429 /* PCFG_0 : Port 0 AXI config */
Ionela Voinescu59074ff2015-03-05 16:40:07 +0000430 if (BL8)
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000431 write32(DDR_PCTL + DDR_PCTL_PCFG0_OFFSET, 0x000800A0);
432 else
433 write32(DDR_PCTL + DDR_PCTL_PCFG0_OFFSET, 0x000400A0);
Ionela Voinescud6aaca92015-01-19 01:03:44 +0000434 /* SCTL : UPCTL switch Config to ACCESS State */
435 write32(DDR_PCTL + DDR_PCTL_SCTL_OFFSET, 0x00000002);
436 /* STAT : Wait for switch CFG -> GO State */
437 if (wait_for_completion(DDR_PCTL + DDR_PCTL_STAT_OFFSET, 0x3))
438 return DDR_TIMEOUT;
439
440 return 0;
441}