blob: e9c41b1a95b8a364812a1a6e4ba5a0048214fda1 [file] [log] [blame]
Uwe Hermann26f0abd2007-10-31 00:00:57 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermann26f0abd2007-10-31 00:00:57 +00003 *
4 * Copyright (C) 2007 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Uwe Hermann26f0abd2007-10-31 00:00:57 +000015 */
16
Kyösti Mälkkibdaec072019-03-02 23:18:29 +020017#include <arch/io.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000018#include <console/console.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110019#include <southbridge/intel/i82371eb/i82371eb.h>
20#include <northbridge/intel/i440bx/raminit.h>
Kyösti Mälkkicd7a70f2019-08-17 20:51:08 +030021#include <arch/romstage.h>
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100022#include <superio/winbond/common/winbond.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000023/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100024#include <superio/winbond/w83977tf/w83977tf.h>
Keith Huie14d7de2017-09-02 18:33:20 -040025#include <cbmem.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000026
27/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
28#define SERIAL_DEV PNP_DEV(0x3f0, W83977TF_SP1)
29
Uwe Hermann0865b4d2010-09-19 21:12:05 +000030/*
31 * ASUS P3B-F specific SPD enable magic.
32 *
33 * Setting the byte at offset 0x37 in the PM I/O space to 0x6f will make the
34 * board DIMMs accessible at SMBus/SPD offsets 0x50-0x53. Per default the SPD
35 * offsets 0x50-0x53 are _not_ readable (all SPD reads will return 0xff) which
36 * will make RAM init fail.
37 *
38 * Tested values for PM I/O offset 0x37:
39 * 0x67: 11 00 111: Only SMBus/I2C offsets 0x48/0x49/0x2d accessible
40 * 0x6f: 11 01 111: Only SMBus/I2C offsets 0x50-0x53 (SPD) accessible
41 * 0x77: 11 10 111: Only SMBus/I2C offset 0x69 accessible
42 *
43 * PM I/O space offset 0x37 is GPOREG[31:24], i.e. it controls the GPIOs
44 * 24-30 of the PIIX4E (bit 31 is reserved). Thus, GPIOs 27 and 28
45 * control which SMBus/I2C offsets can be accessed.
46 */
Kyösti Mälkki93e08c72020-01-07 15:17:48 +020047void enable_spd(void)
Uwe Hermann0865b4d2010-09-19 21:12:05 +000048{
49 outb(0x6f, PM_IO_BASE + 0x37);
50}
51
52/*
53 * Disable SPD access after RAM init to allow access to SMBus/I2C offsets
54 * 0x48/0x49/0x2d, which is required e.g. by lm-sensors.
55 */
Kyösti Mälkki93e08c72020-01-07 15:17:48 +020056void disable_spd(void)
Uwe Hermann0865b4d2010-09-19 21:12:05 +000057{
58 outb(0x67, PM_IO_BASE + 0x37);
59}
60
Kyösti Mälkki157b1892019-08-16 14:02:25 +030061void mainboard_romstage_entry(void)
Uwe Hermann26f0abd2007-10-31 00:00:57 +000062{
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100063 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermann26f0abd2007-10-31 00:00:57 +000064 console_init();
Uwe Hermann90950922009-10-04 23:50:06 +000065
Uwe Hermann26f0abd2007-10-31 00:00:57 +000066 enable_smbus();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000067 enable_pm();
68
Uwe Hermann0865b4d2010-09-19 21:12:05 +000069
Keith Hui95f296e2017-08-10 20:49:05 -040070 sdram_initialize();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000071
Keith Huie14d7de2017-09-02 18:33:20 -040072 cbmem_initialize_empty();
Uwe Hermann26f0abd2007-10-31 00:00:57 +000073}