V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
| 2 | |
| 3 | #include <device/pci_ids.h> |
| 4 | #include <device/pci_ops.h> |
| 5 | #include <fsp/api.h> |
| 6 | #include <soc/ramstage.h> |
| 7 | #include <soc/vr_config.h> |
| 8 | #include <console/console.h> |
| 9 | #include <intelblocks/cpulib.h> |
| 10 | |
| 11 | /* |
| 12 | * VR Configurations for IA and GT domains for ADL-P SKU's. |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 13 | * Per doc#627345 ADL_P Partial Intel PlatformDesignStudio Rev 2.0.0, update PD |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 14 | * |
| 15 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 16 | * | SKU | Setting | AC LL | DC LL | ICC MAX | TDC Current | TDC Time | |
| 17 | * | | |(mOhms)|(mOhms)| (A) | (A) | (msec) | |
| 18 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 19 | * | ADL-P 682(45W) | IA | 2.3 | 2.3 | 160 | 57 | 28000 | |
| 20 | * + +-----------+-------+-------+---------+-------------+----------+ |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 21 | * | | GT | 3.2 | 3.2 | 55 | 57 | 28000 | |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 22 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 23 | * | ADL-P 482(45W) | IA | 2.3 | 2.3 | 120 | 47 | 28000 | |
| 24 | * + 442(45W) +-----------+-------+-------+---------+-------------+----------+ |
| 25 | * | | GT | 3.2 | 3.2 | 55 | 47 | 28000 | |
| 26 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 27 | * | ADL-P 682(28W) | IA | 2.3 | 2.3 | 109 | 40 | 28000 | |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 28 | * + +-----------+-------+-------+---------+-------------+----------+ |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 29 | * | | GT | 3.2 | 3.2 | 55 | 40 | 28000 | |
| 30 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 31 | * | ADL-P 482(28W) | IA | 2.3 | 2.3 | 85 | 32 | 28000 | |
| 32 | * + +-----------+-------+-------+---------+-------------+----------+ |
| 33 | * | | GT | 3.2 | 3.2 | 55 | 32 | 28000 | |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 34 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 35 | * | ADL-P 282(15W) | IA | 2.8 | 2.8 | 80 | 20 | 28000 | |
| 36 | * + +-----------+-------+-------+---------+-------------+----------+ |
| 37 | * | | GT | 3.2 | 3.2 | 40 | 20 | 28000 | |
| 38 | * +----------------+-----------+-------+-------+---------+-------------+----------+ |
| 39 | */ |
| 40 | |
| 41 | struct vr_lookup { |
| 42 | uint16_t mchid; |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 43 | uint8_t tdp; |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 44 | uint32_t conf[NUM_VR_DOMAINS]; |
| 45 | }; |
| 46 | |
| 47 | static uint32_t load_table(const struct vr_lookup *tbl, const int tbl_entries, const int domain, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 48 | const uint16_t mch_id, uint8_t tdp) |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 49 | { |
| 50 | for (size_t i = 0; i < tbl_entries; i++) { |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 51 | if (tbl[i].mchid != mch_id || tbl[i].tdp != tdp) |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 52 | continue; |
| 53 | return tbl[i].conf[domain]; |
| 54 | } |
| 55 | |
| 56 | printk(BIOS_ERR, "ERROR: Unknown MCH (0x%x) in %s\n", mch_id, __func__); |
| 57 | return 0; |
| 58 | } |
| 59 | |
Curtis Chen | 1f8563e | 2021-11-30 14:04:48 +0800 | [diff] [blame] | 60 | /* Per the power map from #613643, update ADL-P 6+8+2 (28W) VR configuration */ |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 61 | static const struct vr_lookup vr_config_ll[] = { |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 62 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_1, 45, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
| 63 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 45, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 64 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_4, 45, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
| 65 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 45, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
Curtis Chen | 1f8563e | 2021-11-30 14:04:48 +0800 | [diff] [blame] | 66 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 28, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 67 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 28, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
Curtis Chen | 38fcf40 | 2022-01-19 16:36:31 +0800 | [diff] [blame^] | 68 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 28, VR_CFG_ALL_DOMAINS_LOADLINE(2.3, 3.2) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 69 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_6, 15, VR_CFG_ALL_DOMAINS_LOADLINE(2.8, 3.2) }, |
| 70 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 15, VR_CFG_ALL_DOMAINS_LOADLINE(2.8, 3.2) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 71 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_10, 15, VR_CFG_ALL_DOMAINS_LOADLINE(2.8, 3.2) }, |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 72 | }; |
| 73 | |
| 74 | static const struct vr_lookup vr_config_icc[] = { |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 75 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_1, 45, VR_CFG_ALL_DOMAINS_ICC(120, 55) }, |
| 76 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 45, VR_CFG_ALL_DOMAINS_ICC(160, 55) }, |
| 77 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_4, 45, VR_CFG_ALL_DOMAINS_ICC(160, 55) }, |
| 78 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 45, VR_CFG_ALL_DOMAINS_ICC(120, 55) }, |
| 79 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 28, VR_CFG_ALL_DOMAINS_ICC(109, 55) }, |
| 80 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 28, VR_CFG_ALL_DOMAINS_ICC(85, 55) }, |
Curtis Chen | 38fcf40 | 2022-01-19 16:36:31 +0800 | [diff] [blame^] | 81 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 28, VR_CFG_ALL_DOMAINS_ICC(85, 55) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 82 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_6, 15, VR_CFG_ALL_DOMAINS_ICC(80, 40) }, |
| 83 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 15, VR_CFG_ALL_DOMAINS_ICC(80, 40) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 84 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_10, 15, VR_CFG_ALL_DOMAINS_ICC(80, 40) }, |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 85 | }; |
| 86 | |
| 87 | static const struct vr_lookup vr_config_tdc_timewindow[] = { |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 88 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_1, 45, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
| 89 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 45, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 90 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_4, 45, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
| 91 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 45, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | 1f8563e | 2021-11-30 14:04:48 +0800 | [diff] [blame] | 92 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 28, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 93 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 28, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | 38fcf40 | 2022-01-19 16:36:31 +0800 | [diff] [blame^] | 94 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 28, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 95 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_6, 15, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
| 96 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 15, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 97 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_10, 15, VR_CFG_ALL_DOMAINS_TDC(28000, 28000) }, |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | static const struct vr_lookup vr_config_tdc_currentlimit[] = { |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 101 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_1, 45, VR_CFG_ALL_DOMAINS_TDC_CURRENT(47, 47) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 102 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 45, VR_CFG_ALL_DOMAINS_TDC_CURRENT(57, 57) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 103 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_4, 45, VR_CFG_ALL_DOMAINS_TDC_CURRENT(57, 57) }, |
| 104 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 45, VR_CFG_ALL_DOMAINS_TDC_CURRENT(47, 47) }, |
Curtis Chen | 1f8563e | 2021-11-30 14:04:48 +0800 | [diff] [blame] | 105 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_3, 28, VR_CFG_ALL_DOMAINS_TDC_CURRENT(40, 40) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 106 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_5, 28, VR_CFG_ALL_DOMAINS_TDC_CURRENT(32, 32) }, |
Curtis Chen | 38fcf40 | 2022-01-19 16:36:31 +0800 | [diff] [blame^] | 107 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 28, VR_CFG_ALL_DOMAINS_TDC_CURRENT(32, 32) }, |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 108 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_6, 15, VR_CFG_ALL_DOMAINS_TDC_CURRENT(20, 20) }, |
| 109 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_7, 15, VR_CFG_ALL_DOMAINS_TDC_CURRENT(20, 20) }, |
Curtis Chen | 150fee6 | 2021-12-21 11:51:33 +0800 | [diff] [blame] | 110 | { PCI_DEVICE_ID_INTEL_ADL_P_ID_10, 15, VR_CFG_ALL_DOMAINS_TDC_CURRENT(20, 20) }, |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 111 | }; |
| 112 | |
| 113 | void fill_vr_domain_config(FSP_S_CONFIG *s_cfg, |
| 114 | int domain, const struct vr_config *chip_cfg) |
| 115 | { |
| 116 | const struct vr_config *cfg; |
| 117 | |
| 118 | if (domain < 0 || domain >= NUM_VR_DOMAINS) |
| 119 | return; |
| 120 | |
| 121 | /* Use device tree override if requested */ |
| 122 | if (chip_cfg->vr_config_enable) { |
| 123 | cfg = chip_cfg; |
| 124 | |
Bora Guvendik | f6f1258 | 2021-09-02 13:23:03 -0700 | [diff] [blame] | 125 | if (cfg->ac_loadline) |
| 126 | s_cfg->AcLoadline[domain] = cfg->ac_loadline; |
| 127 | if (cfg->dc_loadline) |
| 128 | s_cfg->DcLoadline[domain] = cfg->dc_loadline; |
| 129 | if (cfg->icc_max) |
| 130 | s_cfg->IccMax[domain] = cfg->icc_max; |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 131 | s_cfg->TdcTimeWindow[domain] = cfg->tdc_timewindow; |
| 132 | s_cfg->TdcCurrentLimit[domain] = cfg->tdc_currentlimit; |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 133 | } else { |
| 134 | uint16_t mch_id = 0; |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 135 | uint8_t tdp = get_cpu_tdp(); |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 136 | |
| 137 | if (!mch_id) { |
| 138 | struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT); |
| 139 | mch_id = dev ? pci_read_config16(dev, PCI_DEVICE_ID) : 0xffff; |
| 140 | } |
| 141 | |
| 142 | s_cfg->AcLoadline[domain] = load_table(vr_config_ll, ARRAY_SIZE(vr_config_ll), |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 143 | domain, mch_id, tdp); |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 144 | s_cfg->DcLoadline[domain] = load_table(vr_config_ll, ARRAY_SIZE(vr_config_ll), |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 145 | domain, mch_id, tdp); |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 146 | s_cfg->IccMax[domain] = load_table(vr_config_icc, ARRAY_SIZE(vr_config_icc), |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 147 | domain, mch_id, tdp); |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 148 | s_cfg->TdcTimeWindow[domain] = load_table(vr_config_tdc_timewindow, |
| 149 | ARRAY_SIZE(vr_config_tdc_timewindow), |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 150 | domain, mch_id, tdp); |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 151 | s_cfg->TdcCurrentLimit[domain] = load_table(vr_config_tdc_currentlimit, |
| 152 | ARRAY_SIZE(vr_config_tdc_currentlimit), |
Curtis Chen | ea1bb5f | 2021-11-25 13:17:42 +0800 | [diff] [blame] | 153 | domain, mch_id, tdp); |
Ronak Kanabar | 1f88a71 | 2021-07-15 19:02:22 +0530 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | /* Check TdcTimeWindow and TdcCurrentLimit, |
| 157 | Set TdcEnable and Set VR TDC Input current to root mean square */ |
| 158 | if (s_cfg->TdcTimeWindow[domain] != 0 && s_cfg->TdcCurrentLimit[domain] != 0) { |
| 159 | s_cfg->TdcEnable[domain] = 1; |
| 160 | s_cfg->Irms[domain] = 1; |
V Sowmya | c6d7166 | 2021-07-15 08:11:08 +0530 | [diff] [blame] | 161 | } |
| 162 | } |