Angel Pons | c3f58f6 | 2020-04-05 15:46:41 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 2 | |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 3 | #include <device/mmio.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 4 | #include <device/pci_ops.h> |
Kyösti Mälkki | 5daa1d3 | 2020-06-14 12:01:58 +0300 | [diff] [blame] | 5 | #include <acpi/acpi_gnvs.h> |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 6 | #include <console/console.h> |
| 7 | #include <device/device.h> |
| 8 | #include <device/pci.h> |
| 9 | #include <device/pci_ids.h> |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 10 | #include <reg_script.h> |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 11 | |
Julius Werner | 18ea2d3 | 2014-10-07 16:42:17 -0700 | [diff] [blame] | 12 | #include <soc/iomap.h> |
| 13 | #include <soc/iosf.h> |
| 14 | #include <soc/lpc.h> |
Kyösti Mälkki | 4abc731 | 2021-01-12 17:46:30 +0200 | [diff] [blame] | 15 | #include <soc/device_nvs.h> |
Julius Werner | 18ea2d3 | 2014-10-07 16:42:17 -0700 | [diff] [blame] | 16 | #include <soc/pattrs.h> |
| 17 | #include <soc/pci_devs.h> |
Angel Pons | b5320b2 | 2020-07-07 18:27:30 +0200 | [diff] [blame] | 18 | #include <soc/pm.h> |
Julius Werner | 18ea2d3 | 2014-10-07 16:42:17 -0700 | [diff] [blame] | 19 | #include <soc/ramstage.h> |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 20 | #include "chip.h" |
| 21 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 22 | /* |
| 23 | * The LPE audio devices needs 1MiB of memory reserved aligned to a 512MiB |
| 24 | * address. Just take 1MiB @ 512MiB. |
| 25 | */ |
Aaron Durbin | f4fe3c3 | 2013-12-09 12:52:37 -0600 | [diff] [blame] | 26 | #define FIRMWARE_PHYS_BASE (512 << 20) |
| 27 | #define FIRMWARE_PHYS_LENGTH (1 << 20) |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 28 | #define FIRMWARE_PCI_REG_BASE 0xa8 |
| 29 | #define FIRMWARE_PCI_REG_LENGTH 0xac |
| 30 | #define FIRMWARE_REG_BASE_C0 0x144000 |
| 31 | #define FIRMWARE_REG_LENGTH_C0 (FIRMWARE_REG_BASE_C0 + 4) |
| 32 | |
Martin Roth | 57e8909 | 2019-10-23 21:45:23 -0600 | [diff] [blame] | 33 | static void assign_device_nvs(struct device *dev, u32 *field, unsigned int index) |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 34 | { |
| 35 | struct resource *res; |
| 36 | |
Angel Pons | c1bfbe0 | 2021-11-03 13:18:53 +0100 | [diff] [blame] | 37 | res = probe_resource(dev, index); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 38 | if (res) |
| 39 | *field = res->base; |
| 40 | } |
| 41 | |
Elyes HAOUAS | 17a3ceb | 2018-05-22 10:42:28 +0200 | [diff] [blame] | 42 | static void lpe_enable_acpi_mode(struct device *dev) |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 43 | { |
| 44 | static const struct reg_script ops[] = { |
| 45 | /* Disable PCI interrupt, enable Memory and Bus Master */ |
Elyes HAOUAS | d2bbc68 | 2020-04-29 10:12:33 +0200 | [diff] [blame] | 46 | REG_PCI_OR16(PCI_COMMAND, |
Angel Pons | 12baf20 | 2020-07-07 17:51:17 +0200 | [diff] [blame] | 47 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INT_DISABLE), |
| 48 | |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 49 | /* Enable ACPI mode */ |
| 50 | REG_IOSF_OR(IOSF_PORT_0x58, LPE_PCICFGCTR1, |
Angel Pons | 12baf20 | 2020-07-07 17:51:17 +0200 | [diff] [blame] | 51 | LPE_PCICFGCTR1_PCI_CFG_DIS | LPE_PCICFGCTR1_ACPI_INT_EN), |
| 52 | |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 53 | REG_SCRIPT_END |
| 54 | }; |
Kyösti Mälkki | 4abc731 | 2021-01-12 17:46:30 +0200 | [diff] [blame] | 55 | struct device_nvs *dev_nvs = acpi_get_device_nvs(); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 56 | |
| 57 | /* Save BAR0, BAR1, and firmware base to ACPI NVS */ |
Kyösti Mälkki | 4abc731 | 2021-01-12 17:46:30 +0200 | [diff] [blame] | 58 | assign_device_nvs(dev, &dev_nvs->lpe_bar0, PCI_BASE_ADDRESS_0); |
| 59 | assign_device_nvs(dev, &dev_nvs->lpe_bar1, PCI_BASE_ADDRESS_1); |
| 60 | assign_device_nvs(dev, &dev_nvs->lpe_fw, FIRMWARE_PCI_REG_BASE); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 61 | |
| 62 | /* Device is enabled in ACPI mode */ |
Kyösti Mälkki | 4abc731 | 2021-01-12 17:46:30 +0200 | [diff] [blame] | 63 | dev_nvs->lpe_en = 1; |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 64 | |
| 65 | /* Put device in ACPI mode */ |
| 66 | reg_script_run_on_dev(dev, ops); |
| 67 | } |
Aaron Durbin | f4fe3c3 | 2013-12-09 12:52:37 -0600 | [diff] [blame] | 68 | |
Elyes HAOUAS | 17a3ceb | 2018-05-22 10:42:28 +0200 | [diff] [blame] | 69 | static void setup_codec_clock(struct device *dev) |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 70 | { |
| 71 | uint32_t reg; |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 72 | u32 *clk_reg; |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 73 | struct soc_intel_baytrail_config *config; |
| 74 | const char *freq_str; |
| 75 | |
Kyösti Mälkki | 8950cfb | 2019-07-13 22:16:25 +0300 | [diff] [blame] | 76 | config = config_of(dev); |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 77 | switch (config->lpe_codec_clk_freq) { |
| 78 | case 19: |
| 79 | freq_str = "19.2"; |
| 80 | reg = CLK_FREQ_19P2MHZ; |
| 81 | break; |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 82 | |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 83 | case 25: |
| 84 | freq_str = "25"; |
| 85 | reg = CLK_FREQ_25MHZ; |
| 86 | break; |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 87 | |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 88 | default: |
| 89 | printk(BIOS_DEBUG, "LPE codec clock not required.\n"); |
| 90 | return; |
| 91 | } |
| 92 | |
| 93 | /* Default to always running. */ |
| 94 | reg |= CLK_CTL_ON; |
| 95 | |
| 96 | if (config->lpe_codec_clk_num < 0 || config->lpe_codec_clk_num > 5) { |
| 97 | printk(BIOS_DEBUG, "Invalid LPE codec clock number.\n"); |
| 98 | return; |
| 99 | } |
| 100 | |
| 101 | printk(BIOS_DEBUG, "LPE Audio codec clock set to %sMHz.\n", freq_str); |
| 102 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 103 | clk_reg = (u32 *)(PMC_BASE_ADDRESS + PLT_CLK_CTL_0); |
| 104 | clk_reg += config->lpe_codec_clk_num; |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 105 | |
| 106 | write32(clk_reg, (read32(clk_reg) & ~0x7) | reg); |
| 107 | } |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 108 | |
Elyes HAOUAS | 17a3ceb | 2018-05-22 10:42:28 +0200 | [diff] [blame] | 109 | static void lpe_stash_firmware_info(struct device *dev) |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 110 | { |
| 111 | struct resource *res; |
| 112 | struct resource *mmio; |
| 113 | const struct pattrs *pattrs = pattrs_get(); |
| 114 | |
Angel Pons | c1bfbe0 | 2021-11-03 13:18:53 +0100 | [diff] [blame] | 115 | res = probe_resource(dev, FIRMWARE_PCI_REG_BASE); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 116 | if (res == NULL) { |
| 117 | printk(BIOS_DEBUG, "LPE Firmware memory not found.\n"); |
| 118 | return; |
| 119 | } |
| 120 | |
| 121 | /* Continue using old way of informing firmware address / size. */ |
Angel Pons | 12baf20 | 2020-07-07 17:51:17 +0200 | [diff] [blame] | 122 | pci_write_config32(dev, FIRMWARE_PCI_REG_BASE, res->base); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 123 | pci_write_config32(dev, FIRMWARE_PCI_REG_LENGTH, res->size); |
| 124 | |
| 125 | /* C0 and later steppings use an offset in the MMIO space. */ |
| 126 | if (pattrs->stepping >= STEP_C0) { |
| 127 | mmio = find_resource(dev, PCI_BASE_ADDRESS_0); |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 128 | write32((u32 *)(uintptr_t)(mmio->base + FIRMWARE_REG_BASE_C0), |
| 129 | res->base); |
| 130 | write32((u32 *)(uintptr_t)(mmio->base + FIRMWARE_REG_LENGTH_C0), |
| 131 | res->size); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 132 | } |
| 133 | } |
| 134 | |
Elyes HAOUAS | 17a3ceb | 2018-05-22 10:42:28 +0200 | [diff] [blame] | 135 | static void lpe_init(struct device *dev) |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 136 | { |
Kyösti Mälkki | 8950cfb | 2019-07-13 22:16:25 +0300 | [diff] [blame] | 137 | struct soc_intel_baytrail_config *config = config_of(dev); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 138 | |
| 139 | lpe_stash_firmware_info(dev); |
Aaron Durbin | 8cbf47f | 2013-12-04 11:03:20 -0600 | [diff] [blame] | 140 | setup_codec_clock(dev); |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 141 | |
| 142 | if (config->lpe_acpi_mode) |
| 143 | lpe_enable_acpi_mode(dev); |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 144 | } |
| 145 | |
Elyes HAOUAS | 17a3ceb | 2018-05-22 10:42:28 +0200 | [diff] [blame] | 146 | static void lpe_read_resources(struct device *dev) |
Aaron Durbin | f4fe3c3 | 2013-12-09 12:52:37 -0600 | [diff] [blame] | 147 | { |
| 148 | pci_dev_read_resources(dev); |
| 149 | |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 150 | reserved_ram_resource(dev, FIRMWARE_PCI_REG_BASE, |
Aaron Durbin | f4fe3c3 | 2013-12-09 12:52:37 -0600 | [diff] [blame] | 151 | FIRMWARE_PHYS_BASE >> 10, |
| 152 | FIRMWARE_PHYS_LENGTH >> 10); |
| 153 | } |
| 154 | |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 155 | static const struct device_operations device_ops = { |
Aaron Durbin | f4fe3c3 | 2013-12-09 12:52:37 -0600 | [diff] [blame] | 156 | .read_resources = lpe_read_resources, |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 157 | .set_resources = pci_dev_set_resources, |
Aaron Durbin | 4334c87 | 2013-12-05 11:12:15 -0600 | [diff] [blame] | 158 | .enable_resources = pci_dev_enable_resources, |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 159 | .init = lpe_init, |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 160 | .ops_pci = &soc_pci_ops, |
| 161 | }; |
| 162 | |
| 163 | static const struct pci_driver southcluster __pci_driver = { |
| 164 | .ops = &device_ops, |
Felix Singer | 43b7f41 | 2022-03-07 04:34:52 +0100 | [diff] [blame] | 165 | .vendor = PCI_VID_INTEL, |
Aaron Durbin | 97651c5 | 2013-11-01 14:36:03 -0500 | [diff] [blame] | 166 | .device = LPE_DEVID, |
| 167 | }; |