blob: 51f8fb59f673580ce2cd769584c88bdbac1ae1b4 [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Andrey Petrovf35804b2017-06-05 13:22:41 -07002
Maulik V Vaghela9b08a182018-07-17 21:52:27 +05303#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02004#include <device/mmio.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -07005#include <device/device.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Srinidhi N Kaushik876b4222020-12-02 17:14:32 -08007#include <intelblocks/dmi.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -07008#include <intelblocks/fast_spi.h>
Furquan Shaikh1876f3a2017-12-07 18:39:34 -08009#include <intelblocks/gspi.h>
Caveh Jalali1428f012018-01-23 22:15:24 -080010#include <intelblocks/lpc_lib.h>
Subrata Banik7837c202018-05-07 17:13:40 +053011#include <intelblocks/p2sb.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070012#include <intelblocks/pcr.h>
Lijian Zhao031020e2017-12-15 12:58:07 -080013#include <intelblocks/pmclib.h>
Subrata Banik7837c202018-05-07 17:13:40 +053014#include <intelblocks/rtc.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070015#include <soc/bootblock.h>
Subrata Banik73b1bd72019-11-28 13:56:24 +053016#include <soc/gpio.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070017#include <soc/iomap.h>
18#include <soc/lpc.h>
19#include <soc/p2sb.h>
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053020#include <soc/pch.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070021#include <soc/pci_devs.h>
22#include <soc/pcr_ids.h>
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070023#include <soc/pm.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070024
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053025#define PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_LP 0x1400
26#define PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_H 0x0980
27
Andrey Petrovf35804b2017-06-05 13:22:41 -070028#define PCR_PSFX_TO_SHDW_BAR0 0
29#define PCR_PSFX_TO_SHDW_BAR1 0x4
30#define PCR_PSFX_TO_SHDW_BAR2 0x8
31#define PCR_PSFX_TO_SHDW_BAR3 0xC
32#define PCR_PSFX_TO_SHDW_BAR4 0x10
33#define PCR_PSFX_TO_SHDW_PCIEN_IOEN 0x01
34#define PCR_PSFX_T0_SHDW_PCIEN 0x1C
35
Andrey Petrovf35804b2017-06-05 13:22:41 -070036#define PCR_DMI_ACPIBA 0x27B4
37#define PCR_DMI_ACPIBDID 0x27B8
38#define PCR_DMI_PMBASEA 0x27AC
39#define PCR_DMI_PMBASEC 0x27B0
Andrey Petrovf35804b2017-06-05 13:22:41 -070040
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053041static uint32_t get_pmc_reg_base(void)
42{
Michael Niewöhner89fe2f32021-01-23 13:57:03 +010043 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053044 return PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_H;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053045 else
Michael Niewöhner89fe2f32021-01-23 13:57:03 +010046 return PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_LP;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053047}
48
Andrey Petrovf35804b2017-06-05 13:22:41 -070049static void soc_config_pwrmbase(void)
50{
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053051 /*
52 * Assign Resources to PWRMBASE
Subrata Banik45caf972020-08-05 13:30:30 +053053 * Clear BIT 1-2 Command Register
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053054 */
Subrata Banik45caf972020-08-05 13:30:30 +053055 pci_and_config16(PCH_DEV_PMC, PCI_COMMAND, ~(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER));
Andrey Petrovf35804b2017-06-05 13:22:41 -070056
57 /* Program PWRM Base */
58 pci_write_config32(PCH_DEV_PMC, PWRMBASE, PCH_PWRM_BASE_ADDRESS);
59
60 /* Enable Bus Master and MMIO Space */
Subrata Banik45caf972020-08-05 13:30:30 +053061 pci_or_config16(PCH_DEV_PMC, PCI_COMMAND, (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER));
Andrey Petrovf35804b2017-06-05 13:22:41 -070062
63 /* Enable PWRM in PMC */
Subrata Banik45caf972020-08-05 13:30:30 +053064 setbits32((void *) PCH_PWRM_BASE_ADDRESS + ACTL, PWRM_EN);
Andrey Petrovf35804b2017-06-05 13:22:41 -070065}
66
67void bootblock_pch_early_init(void)
68{
Furquan Shaikhd149bfa2020-11-22 20:00:28 -080069 /*
70 * Perform P2SB configuration before any another controller initialization as the
71 * controller might want to perform PCR settings.
72 */
Subrata Banik7837c202018-05-07 17:13:40 +053073 p2sb_enable_bar();
74 p2sb_configure_hpet();
Subrata Banikafa07f72018-05-24 12:21:06 +053075
Furquan Shaikhd149bfa2020-11-22 20:00:28 -080076 fast_spi_early_init(SPI_BASE_ADDRESS);
77 gspi_early_bar_init();
78
Andrey Petrovf35804b2017-06-05 13:22:41 -070079 /*
80 * Enabling PWRM Base for accessing
81 * Global Reset Cause Register.
82 */
83 soc_config_pwrmbase();
84}
85
Andrey Petrovf35804b2017-06-05 13:22:41 -070086static void soc_config_acpibase(void)
87{
88 uint32_t pmc_reg_value;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053089 uint32_t pmc_base_reg;
Andrey Petrovf35804b2017-06-05 13:22:41 -070090
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053091 pmc_base_reg = get_pmc_reg_base();
92 if (!pmc_base_reg)
Keith Short15588b02019-05-09 11:40:34 -060093 die_with_post_code(POST_HW_INIT_FAILURE,
94 "Invalid PMC base address\n");
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053095
96 pmc_reg_value = pcr_read32(PID_PSF3, pmc_base_reg +
97 PCR_PSFX_TO_SHDW_BAR4);
Andrey Petrovf35804b2017-06-05 13:22:41 -070098
99 if (pmc_reg_value != 0xFFFFFFFF)
100 {
101 /* Disable Io Space before changing the address */
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530102 pcr_rmw32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700103 PCR_PSFX_T0_SHDW_PCIEN,
104 ~PCR_PSFX_TO_SHDW_PCIEN_IOEN, 0);
105 /* Program ABASE in PSF3 PMC space BAR4*/
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530106 pcr_write32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700107 PCR_PSFX_TO_SHDW_BAR4,
108 ACPI_BASE_ADDRESS);
109 /* Enable IO Space */
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530110 pcr_rmw32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700111 PCR_PSFX_T0_SHDW_PCIEN,
112 ~0, PCR_PSFX_TO_SHDW_PCIEN_IOEN);
113 }
114}
115
Andrey Petrovf35804b2017-06-05 13:22:41 -0700116void pch_early_iorange_init(void)
117{
Christian Walterf4aa5012019-08-13 15:09:10 +0200118 uint16_t io_enables = LPC_IOE_EC_4E_4F | LPC_IOE_SUPERIO_2E_2F | LPC_IOE_KBC_60_64 |
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700119 LPC_IOE_EC_62_66 | LPC_IOE_LGE_200;
Andrey Petrovf35804b2017-06-05 13:22:41 -0700120
121 /* IO Decode Range */
Julius Wernercd49cce2019-03-05 16:53:33 -0800122 if (CONFIG(DRIVERS_UART_8250IO))
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700123 lpc_io_setup_comm_a_b();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700124
125 /* IO Decode Enable */
Michael Niewöhner33c0aac2021-01-24 12:56:12 +0100126 lpc_enable_fixed_io_ranges(io_enables);
Caveh Jalali1428f012018-01-23 22:15:24 -0800127
128 /* Program generic IO Decode Range */
129 pch_enable_lpc();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700130}
131
Usha P33ff4cc2019-11-28 10:05:45 +0530132void bootblock_pch_init(void)
Andrey Petrovf35804b2017-06-05 13:22:41 -0700133{
134 /*
135 * Enabling ABASE for accessing PM1_STS, PM1_EN, PM1_CNT,
136 * GPE0_STS, GPE0_EN registers.
137 */
138 soc_config_acpibase();
139
Lijian Zhao031020e2017-12-15 12:58:07 -0800140 /* Set up GPE configuration */
141 pmc_gpe_init();
142
Andrey Petrovf35804b2017-06-05 13:22:41 -0700143 enable_rtc_upper_bank();
Subrata Banik73b1bd72019-11-28 13:56:24 +0530144
145 /* GPIO community PM configuration */
146 soc_gpio_pm_configuration();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700147}