blob: f4208450b3139dcbe6a2a9384993622a1c164f51 [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Andrey Petrovf35804b2017-06-05 13:22:41 -07002
Maulik V Vaghela9b08a182018-07-17 21:52:27 +05303#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02004#include <device/mmio.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -07005#include <device/device.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Srinidhi N Kaushik876b4222020-12-02 17:14:32 -08007#include <intelblocks/dmi.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -07008#include <intelblocks/fast_spi.h>
Furquan Shaikh1876f3a2017-12-07 18:39:34 -08009#include <intelblocks/gspi.h>
Caveh Jalali1428f012018-01-23 22:15:24 -080010#include <intelblocks/lpc_lib.h>
Subrata Banik7837c202018-05-07 17:13:40 +053011#include <intelblocks/p2sb.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070012#include <intelblocks/pcr.h>
Lijian Zhao031020e2017-12-15 12:58:07 -080013#include <intelblocks/pmclib.h>
Subrata Banik7837c202018-05-07 17:13:40 +053014#include <intelblocks/rtc.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070015#include <soc/bootblock.h>
Subrata Banik73b1bd72019-11-28 13:56:24 +053016#include <soc/gpio.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070017#include <soc/iomap.h>
18#include <soc/lpc.h>
19#include <soc/p2sb.h>
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053020#include <soc/pch.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070021#include <soc/pci_devs.h>
22#include <soc/pcr_ids.h>
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070023#include <soc/pm.h>
Andrey Petrovf35804b2017-06-05 13:22:41 -070024
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053025#define PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_LP 0x1400
26#define PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_H 0x0980
27
Andrey Petrovf35804b2017-06-05 13:22:41 -070028#define PCR_PSFX_TO_SHDW_BAR0 0
29#define PCR_PSFX_TO_SHDW_BAR1 0x4
30#define PCR_PSFX_TO_SHDW_BAR2 0x8
31#define PCR_PSFX_TO_SHDW_BAR3 0xC
32#define PCR_PSFX_TO_SHDW_BAR4 0x10
33#define PCR_PSFX_TO_SHDW_PCIEN_IOEN 0x01
34#define PCR_PSFX_T0_SHDW_PCIEN 0x1C
35
Andrey Petrovf35804b2017-06-05 13:22:41 -070036#define PCR_DMI_ACPIBA 0x27B4
37#define PCR_DMI_ACPIBDID 0x27B8
38#define PCR_DMI_PMBASEA 0x27AC
39#define PCR_DMI_PMBASEC 0x27B0
Andrey Petrovf35804b2017-06-05 13:22:41 -070040
41#define PCR_DMI_LPCIOD 0x2770
42#define PCR_DMI_LPCIOE 0x2774
43
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053044static uint32_t get_pmc_reg_base(void)
45{
Michael Niewöhner89fe2f32021-01-23 13:57:03 +010046 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053047 return PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_H;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053048 else
Michael Niewöhner89fe2f32021-01-23 13:57:03 +010049 return PCR_PSF3_TO_SHDW_PMC_REG_BASE_CNP_LP;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053050}
51
Andrey Petrovf35804b2017-06-05 13:22:41 -070052static void soc_config_pwrmbase(void)
53{
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053054 /*
55 * Assign Resources to PWRMBASE
Subrata Banik45caf972020-08-05 13:30:30 +053056 * Clear BIT 1-2 Command Register
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053057 */
Subrata Banik45caf972020-08-05 13:30:30 +053058 pci_and_config16(PCH_DEV_PMC, PCI_COMMAND, ~(PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER));
Andrey Petrovf35804b2017-06-05 13:22:41 -070059
60 /* Program PWRM Base */
61 pci_write_config32(PCH_DEV_PMC, PWRMBASE, PCH_PWRM_BASE_ADDRESS);
62
63 /* Enable Bus Master and MMIO Space */
Subrata Banik45caf972020-08-05 13:30:30 +053064 pci_or_config16(PCH_DEV_PMC, PCI_COMMAND, (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER));
Andrey Petrovf35804b2017-06-05 13:22:41 -070065
66 /* Enable PWRM in PMC */
Subrata Banik45caf972020-08-05 13:30:30 +053067 setbits32((void *) PCH_PWRM_BASE_ADDRESS + ACTL, PWRM_EN);
Andrey Petrovf35804b2017-06-05 13:22:41 -070068}
69
70void bootblock_pch_early_init(void)
71{
Furquan Shaikhd149bfa2020-11-22 20:00:28 -080072 /*
73 * Perform P2SB configuration before any another controller initialization as the
74 * controller might want to perform PCR settings.
75 */
Subrata Banik7837c202018-05-07 17:13:40 +053076 p2sb_enable_bar();
77 p2sb_configure_hpet();
Subrata Banikafa07f72018-05-24 12:21:06 +053078
Furquan Shaikhd149bfa2020-11-22 20:00:28 -080079 fast_spi_early_init(SPI_BASE_ADDRESS);
80 gspi_early_bar_init();
81
Andrey Petrovf35804b2017-06-05 13:22:41 -070082 /*
83 * Enabling PWRM Base for accessing
84 * Global Reset Cause Register.
85 */
86 soc_config_pwrmbase();
87}
88
Andrey Petrovf35804b2017-06-05 13:22:41 -070089static void soc_config_acpibase(void)
90{
91 uint32_t pmc_reg_value;
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053092 uint32_t pmc_base_reg;
Andrey Petrovf35804b2017-06-05 13:22:41 -070093
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053094 pmc_base_reg = get_pmc_reg_base();
95 if (!pmc_base_reg)
Keith Short15588b02019-05-09 11:40:34 -060096 die_with_post_code(POST_HW_INIT_FAILURE,
97 "Invalid PMC base address\n");
Maulik V Vaghela9b08a182018-07-17 21:52:27 +053098
99 pmc_reg_value = pcr_read32(PID_PSF3, pmc_base_reg +
100 PCR_PSFX_TO_SHDW_BAR4);
Andrey Petrovf35804b2017-06-05 13:22:41 -0700101
102 if (pmc_reg_value != 0xFFFFFFFF)
103 {
104 /* Disable Io Space before changing the address */
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530105 pcr_rmw32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700106 PCR_PSFX_T0_SHDW_PCIEN,
107 ~PCR_PSFX_TO_SHDW_PCIEN_IOEN, 0);
108 /* Program ABASE in PSF3 PMC space BAR4*/
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530109 pcr_write32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700110 PCR_PSFX_TO_SHDW_BAR4,
111 ACPI_BASE_ADDRESS);
112 /* Enable IO Space */
Maulik V Vaghela9b08a182018-07-17 21:52:27 +0530113 pcr_rmw32(PID_PSF3, pmc_base_reg +
Andrey Petrovf35804b2017-06-05 13:22:41 -0700114 PCR_PSFX_T0_SHDW_PCIEN,
115 ~0, PCR_PSFX_TO_SHDW_PCIEN_IOEN);
116 }
117}
118
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700119static int pch_check_decode_enable(void)
120{
121 uint32_t dmi_control;
122
123 /*
124 * This cycle decoding is only allowed to set when
125 * DMICTL.SRLOCK is 0.
126 */
127 dmi_control = pcr_read32(PID_DMI, PCR_DMI_DMICTL);
128 if (dmi_control & PCR_DMI_DMICTL_SRLOCK)
129 return -1;
130 return 0;
131}
132
Andrey Petrovf35804b2017-06-05 13:22:41 -0700133void pch_early_iorange_init(void)
134{
Christian Walterf4aa5012019-08-13 15:09:10 +0200135 uint16_t io_enables = LPC_IOE_EC_4E_4F | LPC_IOE_SUPERIO_2E_2F | LPC_IOE_KBC_60_64 |
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700136 LPC_IOE_EC_62_66 | LPC_IOE_LGE_200;
Andrey Petrovf35804b2017-06-05 13:22:41 -0700137
138 /* IO Decode Range */
Julius Wernercd49cce2019-03-05 16:53:33 -0800139 if (CONFIG(DRIVERS_UART_8250IO))
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700140 lpc_io_setup_comm_a_b();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700141
142 /* IO Decode Enable */
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700143 if (pch_check_decode_enable() == 0) {
144 io_enables = lpc_enable_fixed_io_ranges(io_enables);
145 /*
Wim Vervoornee38b992020-02-03 15:25:49 +0100146 * Set LPC IO Enables PCR[DMI] + 2774h [15:0] to the same
147 * value programmed in LPC PCI offset 82h.
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700148 */
149 pcr_write16(PID_DMI, PCR_DMI_LPCIOE, io_enables);
Wim Vervoorn84400182020-02-03 15:20:46 +0100150 /*
151 * Set LPC IO Decode Ranges PCR[DMI] + 2770h [15:0] to the same
152 * value programmed in LPC PCI offset 80h.
153 */
154 pcr_write16(PID_DMI, PCR_DMI_LPCIOD, lpc_get_fixed_io_decode());
Duncan Laurie2aef7f32018-11-17 12:13:59 -0700155 }
Caveh Jalali1428f012018-01-23 22:15:24 -0800156
157 /* Program generic IO Decode Range */
158 pch_enable_lpc();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700159}
160
Usha P33ff4cc2019-11-28 10:05:45 +0530161void bootblock_pch_init(void)
Andrey Petrovf35804b2017-06-05 13:22:41 -0700162{
163 /*
164 * Enabling ABASE for accessing PM1_STS, PM1_EN, PM1_CNT,
165 * GPE0_STS, GPE0_EN registers.
166 */
167 soc_config_acpibase();
168
Lijian Zhao031020e2017-12-15 12:58:07 -0800169 /* Set up GPE configuration */
170 pmc_gpe_init();
171
Andrey Petrovf35804b2017-06-05 13:22:41 -0700172 enable_rtc_upper_bank();
Subrata Banik73b1bd72019-11-28 13:56:24 +0530173
174 /* GPIO community PM configuration */
175 soc_gpio_pm_configuration();
Andrey Petrovf35804b2017-06-05 13:22:41 -0700176}