blob: b49165cb3fcfa54a62b59c58ba93347372651ca3 [file] [log] [blame]
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 * Copyright (C) 2014 Vladimir Serbinenko
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020016 */
17
18#include <stdint.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020019#include <console/console.h>
20#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020022#include <cpu/x86/lapic.h>
23#include <timestamp.h>
24#include "sandybridge.h"
25#include <cpu/x86/bist.h>
26#include <cpu/intel/romstage.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060027#include <device/pci_def.h>
28#include <device/device.h>
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060029#include <northbridge/intel/sandybridge/chip.h>
Elyes HAOUAS21b71ce62018-06-16 18:43:52 +020030#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010031#include <southbridge/intel/common/gpio.h>
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020032
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010033static void early_pch_init(void)
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060034{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010035 u8 reg8;
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060036
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010037 // reset rtc power status
Patrick Rudolph5c31af82017-05-03 17:47:54 +020038 reg8 = pci_read_config8(PCH_LPC_DEV, GEN_PMCON_3);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010039 reg8 &= ~(1 << 2);
Patrick Rudolph5c31af82017-05-03 17:47:54 +020040 pci_write_config8(PCH_LPC_DEV, GEN_PMCON_3, reg8);
Alexandru Gagniuc8b2c8f12015-02-17 04:31:01 -060041}
42
Kyösti Mälkki75d139b2016-06-17 10:00:28 +030043/* Platform has no romstage entry point under mainboard directory,
44 * so this one is named with prefix mainboard.
45 */
46void mainboard_romstage_entry(unsigned long bist)
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020047{
48 int s3resume = 0;
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020049
50 if (MCHBAR16(SSKPD) == 0xCAFE) {
51 outb(0x6, 0xcf9);
Patrick Georgibd79c5e2014-11-28 22:35:36 +010052 halt ();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020053 }
54
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020055 if (bist == 0)
56 enable_lapic();
57
58 pch_enable_lpc();
59
60 /* Enable GPIOs */
61 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
62 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
63
64 setup_pch_gpios(&mainboard_gpio_map);
65
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010066 /* Initialize superio */
67 mainboard_config_superio();
68
Martin Roth128c1042016-11-18 09:29:03 -070069 /* USB is initialized in MRC if MRC is used. */
Vladimir Serbinenko144eea02016-02-10 02:36:04 +010070 if (CONFIG_USE_NATIVE_RAMINIT) {
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010071 early_usb_init(mainboard_usb_ports);
72 }
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020073
74 /* Initialize console device(s) */
75 console_init();
76
77 /* Halt if there was a built in self test failure */
78 report_bist_failure(bist);
79
80 /* Perform some early chipset initialization required
81 * before RAM initialization can work
82 */
Patrick Rudolph74203de2017-11-20 11:57:01 +010083 sandybridge_early_initialization();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020084 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
85
86 s3resume = southbridge_detect_s3_resume();
87
88 post_code(0x38);
Vladimir Serbinenko609bd942016-01-31 14:00:54 +010089
90 mainboard_early_init(s3resume);
91
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020092 /* Enable SPD ROMs and DDR-III DRAM */
93 enable_smbus();
94
95 post_code(0x39);
96
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010097 perform_raminit(s3resume);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020098
99 timestamp_add_now(TS_AFTER_INITRAM);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100100
101 post_code(0x3b);
102 /* Perform some initialization that must run before stage2 */
103 early_pch_init();
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200104 post_code(0x3c);
105
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200106 southbridge_configure_default_intmap();
Nico Huberff4025c2018-01-14 12:34:43 +0100107 southbridge_rcba_config();
108 mainboard_rcba_config();
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100109
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200110 post_code(0x3d);
111
112 northbridge_romstage_finalize(s3resume);
113
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200114 post_code(0x3f);
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +0200115}