blob: 3b07a152981646333a286e0a30a150cc77a2aafb [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer8e073822012-04-04 00:07:22 +02002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Stefan Reinauer8e073822012-04-04 00:07:22 +02009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011
12#include "chip.h"
Stefan Reinauer8e073822012-04-04 00:07:22 +020013#include "pch.h"
14
Stefan Reinauer8e073822012-04-04 00:07:22 +020015typedef struct southbridge_intel_bd82x6x_config config_t;
16
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080017static int codec_detect(u8 *base)
Stefan Reinauer8e073822012-04-04 00:07:22 +020018{
19 u8 reg8;
20
Angel Pons7f839f62020-12-05 19:02:14 +010021 if (azalia_exit_reset(base) < 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +020022 goto no_codec;
23
24 /* Write back the value once reset bit is set. */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020025 write16(base + HDA_GCAP_REG, read16(base + HDA_GCAP_REG));
Stefan Reinauer8e073822012-04-04 00:07:22 +020026
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020027 /* Read in Codec location (BAR + 0xe)[2..0] */
Elyes HAOUAS11178bd2020-08-03 15:34:46 +020028 reg8 = read8(base + HDA_STATESTS_REG);
Stefan Reinauer8e073822012-04-04 00:07:22 +020029 reg8 &= 0x0f;
30 if (!reg8)
31 goto no_codec;
32
33 return reg8;
34
35no_codec:
Angel Pons2e0053b2020-12-05 19:06:55 +010036 /* Codec not found, put HDA back in reset */
37 azalia_enter_reset(base);
Stefan Reinauer8e073822012-04-04 00:07:22 +020038 printk(BIOS_DEBUG, "Azalia: No codec!\n");
39 return 0;
40}
41
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020042/*
43 * Wait 50usec for the codec to indicate it is ready.
44 * No response would imply that the codec is non-operative.
Stefan Reinauer8e073822012-04-04 00:07:22 +020045 */
46
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080047static int wait_for_ready(u8 *base)
Stefan Reinauer8e073822012-04-04 00:07:22 +020048{
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -080049 /* Use a 1msec timeout */
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -080050 int timeout = 1000;
Stefan Reinauer8e073822012-04-04 00:07:22 +020051
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020052 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080053 u32 reg32 = read32(base + HDA_ICII_REG);
Stefan Reinauer8e073822012-04-04 00:07:22 +020054 if (!(reg32 & HDA_ICII_BUSY))
55 return 0;
56 udelay(1);
57 }
58
59 return -1;
60}
61
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020062/*
63 * Wait 50usec for the codec to indicate that it accepted the previous command.
64 * No response would imply that the code is non-operative.
Stefan Reinauer8e073822012-04-04 00:07:22 +020065 */
66
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080067static int wait_for_valid(u8 *base)
Stefan Reinauer8e073822012-04-04 00:07:22 +020068{
69 u32 reg32;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020070 /* Use a 1msec timeout */
71 int timeout = 1000;
Stefan Reinauer8e073822012-04-04 00:07:22 +020072
73 /* Send the verb to the codec */
74 reg32 = read32(base + HDA_ICII_REG);
75 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
76 write32(base + HDA_ICII_REG, reg32);
77
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020078 while (timeout--) {
Stefan Reinauer8e073822012-04-04 00:07:22 +020079 reg32 = read32(base + HDA_ICII_REG);
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020080 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Stefan Reinauer8e073822012-04-04 00:07:22 +020081 return 0;
82 udelay(1);
83 }
84
85 return -1;
86}
87
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080088static void codec_init(struct device *dev, u8 *base, int addr)
Stefan Reinauer8e073822012-04-04 00:07:22 +020089{
90 u32 reg32;
91 const u32 *verb;
92 u32 verb_size;
93 int i;
94
95 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
96
97 /* 1 */
Angel Pons554713e2020-10-24 23:23:07 +020098 if (wait_for_ready(base) < 0) {
Stefan Reinauer8e073822012-04-04 00:07:22 +020099 printk(BIOS_DEBUG, " codec not ready.\n");
100 return;
101 }
102
103 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUAS11178bd2020-08-03 15:34:46 +0200104 write32(base + HDA_IC_REG, reg32);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200105
Angel Pons554713e2020-10-24 23:23:07 +0200106 if (wait_for_valid(base) < 0) {
Stefan Reinauer8e073822012-04-04 00:07:22 +0200107 printk(BIOS_DEBUG, " codec not valid.\n");
108 return;
109 }
110
Stefan Reinauer8e073822012-04-04 00:07:22 +0200111 /* 2 */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200112 reg32 = read32(base + HDA_IR_REG);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200113 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Angel Ponsd425ddd2020-12-05 18:22:58 +0100114 verb_size = azalia_find_verb(cim_verb_data, cim_verb_data_size, reg32, &verb);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200115
116 if (!verb_size) {
117 printk(BIOS_DEBUG, "Azalia: No verb!\n");
118 return;
119 }
120 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
121
122 /* 3 */
123 for (i = 0; i < verb_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200124 if (wait_for_ready(base) < 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200125 return;
126
Elyes HAOUAS11178bd2020-08-03 15:34:46 +0200127 write32(base + HDA_IC_REG, verb[i]);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200128
Angel Pons554713e2020-10-24 23:23:07 +0200129 if (wait_for_valid(base) < 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200130 return;
131 }
132 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
133}
134
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800135static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200136{
137 int i;
138 for (i = 3; i >= 0; i--) {
139 if (codec_mask & (1 << i))
140 codec_init(dev, base, i);
141 }
Dylan Reidb98d0782012-04-27 11:37:33 -0700142
143 for (i = 0; i < pc_beep_verbs_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200144 if (wait_for_ready(base) < 0)
Dylan Reidb98d0782012-04-27 11:37:33 -0700145 return;
146
Elyes HAOUAS11178bd2020-08-03 15:34:46 +0200147 write32(base + HDA_IC_REG, pc_beep_verbs[i]);
Dylan Reidb98d0782012-04-27 11:37:33 -0700148
Angel Pons554713e2020-10-24 23:23:07 +0200149 if (wait_for_valid(base) < 0)
Dylan Reidb98d0782012-04-27 11:37:33 -0700150 return;
151 }
Stefan Reinauer8e073822012-04-04 00:07:22 +0200152}
153
154static void azalia_init(struct device *dev)
155{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800156 u8 *base;
Stefan Reinauer8e073822012-04-04 00:07:22 +0200157 struct resource *res;
158 u32 codec_mask;
Stefan Reinauer8e073822012-04-04 00:07:22 +0200159 u32 reg32;
160
Stefan Reinauer8e073822012-04-04 00:07:22 +0200161 res = find_resource(dev, PCI_BASE_ADDRESS_0);
162 if (!res)
163 return;
164
Martin Roth26f97f92021-10-01 14:53:22 -0600165 // NOTE this will break as soon as the Azalia gets a bar above 4G.
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200166 // Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800167 base = res2mmio(res, 0, 0);
Patrick Rudolphb50b6a52020-08-20 16:50:01 +0200168 printk(BIOS_DEBUG, "Azalia: base = %p\n", base);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200169
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200170 if (RCBA32(CIR31) & (1 << 31)) {
Kyösti Mälkkifd98c652013-07-26 08:50:53 +0300171 reg32 = pci_read_config32(dev, 0x120);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200172 reg32 &= 0xf8ffff01;
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -0800173 reg32 |= (1 << 24); // 2 << 24 for server
Patrick Rudolph4f8b1082019-07-14 11:54:58 +0200174 reg32 |= RCBA32(CIR31) & 0xfe;
Kyösti Mälkkifd98c652013-07-26 08:50:53 +0300175 pci_write_config32(dev, 0x120, reg32);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200176
Angel Ponsc803f652020-06-07 22:09:01 +0200177 pci_or_config16(dev, 0x78, 1 << 11);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200178 } else
179 printk(BIOS_DEBUG, "Azalia: V1CTL disabled.\n");
180
Angel Ponsc803f652020-06-07 22:09:01 +0200181 pci_and_config32(dev, 0x114, ~0xfe);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200182
183 // Set VCi enable bit
Angel Ponsc803f652020-06-07 22:09:01 +0200184 pci_or_config32(dev, 0x120, 1 << 31);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200185
186 // Enable HDMI codec:
Angel Ponsc803f652020-06-07 22:09:01 +0200187 pci_or_config32(dev, 0xc4, 1 << 1);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200188
Angel Ponsc803f652020-06-07 22:09:01 +0200189 pci_or_config8(dev, 0x43, 1 << 6);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200190
191 /* Additional programming steps */
Angel Ponsc803f652020-06-07 22:09:01 +0200192 pci_or_config32(dev, 0xc4, 1 << 13);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200193
Angel Ponsc803f652020-06-07 22:09:01 +0200194 pci_or_config32(dev, 0xc4, 1 << 10);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200195
Angel Ponsc803f652020-06-07 22:09:01 +0200196 pci_and_config32(dev, 0xd0, ~(1 << 31));
Stefan Reinauer8e073822012-04-04 00:07:22 +0200197
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -0800198 if (dev->device == 0x1e20) {
199 /* Additional step on Panther Point */
Angel Ponsc803f652020-06-07 22:09:01 +0200200 pci_or_config32(dev, 0xc4, 1 << 17);
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -0800201 }
202
Stefan Reinauer8e073822012-04-04 00:07:22 +0200203 /* Set Bus Master */
Elyes HAOUAS729c0692020-04-28 19:50:44 +0200204 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200205
206 pci_write_config8(dev, 0x3c, 0x0a); // unused?
207
208 /* Codec Initialization Programming Sequence */
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -0800209
210 /* Take controller out of reset */
Elyes HAOUAS11178bd2020-08-03 15:34:46 +0200211 reg32 = read32(base + HDA_GCTL_REG);
212 reg32 |= HDA_GCTL_CRST;
213 write32(base + HDA_GCTL_REG, reg32);
Stefan Reinauer15ba2bc2012-11-14 12:25:15 -0800214 /* Wait 1ms */
215 udelay(1000);
Stefan Reinauer8e073822012-04-04 00:07:22 +0200216
Angel Ponsc803f652020-06-07 22:09:01 +0200217 // Select Azalia mode. This needs to be controlled via devicetree.cb
218 pci_or_config8(dev, 0x40, 1); // Audio Control
Stefan Reinauer8e073822012-04-04 00:07:22 +0200219
Angel Ponsc803f652020-06-07 22:09:01 +0200220 // Docking not supported
221 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Stefan Reinauer8e073822012-04-04 00:07:22 +0200222
223 codec_mask = codec_detect(base);
224
225 if (codec_mask) {
226 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
227 codecs_init(dev, base, codec_mask);
228 }
229
230 /* Enable dynamic clock gating */
Angel Ponsc803f652020-06-07 22:09:01 +0200231 pci_update_config8(dev, 0x43, ~0x07, (1 << 2) | (1 << 0));
Stefan Reinauer8e073822012-04-04 00:07:22 +0200232}
233
Aaron Durbinaa090cb2017-09-13 16:01:52 -0600234static const char *azalia_acpi_name(const struct device *dev)
Patrick Rudolph604f6982017-06-07 09:46:52 +0200235{
236 return "HDEF";
237}
238
Stefan Reinauer8e073822012-04-04 00:07:22 +0200239static struct device_operations azalia_ops = {
240 .read_resources = pci_dev_read_resources,
241 .set_resources = pci_dev_set_resources,
242 .enable_resources = pci_dev_enable_resources,
243 .init = azalia_init,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200244 .ops_pci = &pci_dev_ops_pci,
Patrick Rudolph604f6982017-06-07 09:46:52 +0200245 .acpi_name = azalia_acpi_name,
Stefan Reinauer8e073822012-04-04 00:07:22 +0200246};
247
Stefan Reinauer9a380ab2012-06-22 13:16:11 -0700248static const unsigned short pci_device_ids[] = { 0x1c20, 0x1e20, 0 };
Stefan Reinauer8e073822012-04-04 00:07:22 +0200249
Stefan Reinauer9a380ab2012-06-22 13:16:11 -0700250static const struct pci_driver pch_azalia __pci_driver = {
251 .ops = &azalia_ops,
252 .vendor = PCI_VENDOR_ID_INTEL,
253 .devices = pci_device_ids,
Stefan Reinauer8e073822012-04-04 00:07:22 +0200254};