blob: af4e55dc2239709b497e44875f364ffd8aba3c8c [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer155e9b52012-04-27 23:19:58 +020015 */
16
17#include <stdint.h>
18#include <string.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020019#include <arch/io.h>
Nico Huber25128a72019-11-17 01:24:44 +010020#include <bootblock_common.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020022#include <device/pci_def.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020023#include <cpu/x86/lapic.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020024#include <cbfs.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020025#include <console/console.h>
Kyösti Mälkkie3ddee02014-05-03 10:45:28 +030026#include <bootmode.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110027#include <northbridge/intel/sandybridge/sandybridge.h>
28#include <northbridge/intel/sandybridge/raminit.h>
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +010029#include <northbridge/intel/sandybridge/raminit_native.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110030#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010031#include <southbridge/intel/common/gpio.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020032#include "option_table.h"
Julius Wernercd49cce2019-03-05 16:53:33 -080033#if CONFIG(DRIVERS_UART_8250IO)
Edward O'Callaghan74834e02015-01-04 04:17:35 +110034#include <superio/smsc/lpc47n207/lpc47n207.h>
Stefan Reinauer155e9b52012-04-27 23:19:58 +020035#endif
Stefan Reinauer155e9b52012-04-27 23:19:58 +020036
Nico Huber25128a72019-11-17 01:24:44 +010037void bootblock_mainboard_early_init(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020038{
Nico Huber25128a72019-11-17 01:24:44 +010039 if (CONFIG(DRIVERS_UART_8250IO))
40 try_enabling_LPC47N207_uart();
Stefan Reinauer155e9b52012-04-27 23:19:58 +020041}
42
Arthur Heymans9c538342019-11-12 16:42:33 +010043void mainboard_late_rcba_config(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020044{
Kyösti Mälkki6f499062015-06-06 11:52:24 +030045 /*
46 * GFX INTA -> PIRQA (MSI)
47 * D28IP_P1IP WLAN INTA -> PIRQB
48 * D28IP_P4IP ETH0 INTB -> PIRQC (MSI)
49 * D29IP_E1P EHCI1 INTA -> PIRQD
50 * D26IP_E2P EHCI2 INTA -> PIRQB
51 * D31IP_SIP SATA INTA -> PIRQA (MSI)
52 * D31IP_SMIP SMBUS INTC -> PIRQH
53 * D31IP_TTIP THRT INTB -> PIRQG
54 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
55 *
56 * LIGHTSENSOR -> PIRQE (Edge Triggered)
57 * TRACKPAD -> PIRQF (Edge Triggered)
58 */
59
60 /* Device interrupt pin register (board specific) */
61 RCBA32(D31IP) = (INTB << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
62 (INTC << D31IP_SMIP) | (INTA << D31IP_SIP);
63 RCBA32(D30IP) = (NOINT << D30IP_PIP);
64 RCBA32(D29IP) = (INTA << D29IP_E1P);
65 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
66 (INTB << D28IP_P4IP);
67 RCBA32(D27IP) = (INTA << D27IP_ZIP);
68 RCBA32(D26IP) = (INTA << D26IP_E2P);
69 RCBA32(D25IP) = (NOINT << D25IP_LIP);
70 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
71
72 /* Device interrupt route registers */
73 DIR_ROUTE(D31IR, PIRQA, PIRQG, PIRQH, PIRQB);
74 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQG, PIRQH);
75 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
76 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
77 DIR_ROUTE(D26IR, PIRQB, PIRQC, PIRQD, PIRQA);
78 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
79 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
Stefan Reinauer155e9b52012-04-27 23:19:58 +020080}
81
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +010082static const uint8_t *locate_spd(void)
Stefan Reinauer155e9b52012-04-27 23:19:58 +020083{
Stefan Reinauer155e9b52012-04-27 23:19:58 +020084 typedef const uint8_t spd_blob[256];
Stefan Reinauer155e9b52012-04-27 23:19:58 +020085 spd_blob *spd_data;
Vladimir Serbinenko12874162014-01-12 14:12:15 +010086 size_t spd_file_len;
Stefan Reinauer155e9b52012-04-27 23:19:58 +020087
Stefan Reinauer155e9b52012-04-27 23:19:58 +020088 u32 gp_lvl2 = inl(DEFAULT_GPIOBASE + 0x38);
89 u8 gpio33, gpio41, gpio49;
90 gpio33 = (gp_lvl2 >> (33-32)) & 1;
91 gpio41 = (gp_lvl2 >> (41-32)) & 1;
92 gpio49 = (gp_lvl2 >> (49-32)) & 1;
93 printk(BIOS_DEBUG, "Memory Straps:\n");
94 printk(BIOS_DEBUG, " - memory capacity %dGB\n",
95 gpio33 ? 2 : 1);
96 printk(BIOS_DEBUG, " - die revision %d\n",
97 gpio41 ? 2 : 1);
98 printk(BIOS_DEBUG, " - vendor %s\n",
99 gpio49 ? "Samsung" : "Other");
100
101 int spd_index = 0;
102
103 switch ((gpio49 << 2) | (gpio41 << 1) | gpio33) {
104 case 0: // Other 1G Rev 1
105 spd_index = 0;
106 break;
107 case 2: // Other 1G Rev 2
108 spd_index = 1;
109 break;
110 case 1: // Other 2G Rev 1
111 case 3: // Other 2G Rev 2
112 spd_index = 2;
113 break;
114 case 4: // Samsung 1G Rev 1
115 spd_index = 3;
116 break;
117 case 6: // Samsung 1G Rev 2
118 spd_index = 4;
119 break;
120 case 5: // Samsung 2G Rev 1
121 case 7: // Samsung 2G Rev 2
122 spd_index = 5;
123 break;
124 }
125
Aaron Durbin899d13d2015-05-15 23:39:23 -0500126 spd_data = cbfs_boot_map_with_leak("spd.bin", CBFS_TYPE_SPD,
127 &spd_file_len);
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100128 if (!spd_data)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200129 die("SPD data not found.");
Vladimir Serbinenko12874162014-01-12 14:12:15 +0100130 if (spd_file_len < (spd_index + 1) * 256)
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200131 die("Missing SPD data.");
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100132 return spd_data[spd_index];
133}
134
135void mainboard_fill_pei_data(struct pei_data *pei_data)
136{
137 struct pei_data pei_data_template = {
138 .pei_version = PEI_VERSION,
139 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
140 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
141 .epbar = DEFAULT_EPBAR,
142 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
143 .smbusbar = SMBUS_IO_BASE,
144 .wdbbar = 0x4000000,
145 .wdbsize = 0x1000,
146 .hpet_address = CONFIG_HPET_ADDRESS,
147 .rcba = (uintptr_t)DEFAULT_RCBABASE,
148 .pmbase = DEFAULT_PMBASE,
149 .gpiobase = DEFAULT_GPIOBASE,
150 .thermalbase = 0xfed08000,
151 .system_type = 0, // 0 Mobile, 1 Desktop/Server
152 .tseg_size = CONFIG_SMM_TSEG_SIZE,
153 .spd_addresses = { 0xa0, 0x00,0x00,0x00 },
154 .ts_addresses = { 0x30, 0x00, 0x00, 0x00 },
155 .ec_present = 1,
156 // 0 = leave channel enabled
157 // 1 = disable dimm 0 on channel
158 // 2 = disable dimm 1 on channel
159 // 3 = disable dimm 0+1 on channel
160 .dimm_channel0_disabled = 2,
161 .dimm_channel1_disabled = 2,
162 .max_ddr3_freq = 1333,
163 .usb_port_config = {
164 { 1, 0, 0x0080 }, /* P0: Port 0 (OC0) */
165 { 1, 1, 0x0080 }, /* P1: Port 1 (OC1) */
166 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
167 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
168 { 0, 0, 0x0000 }, /* P4: Empty */
169 { 0, 0, 0x0000 }, /* P5: Empty */
170 { 0, 0, 0x0000 }, /* P6: Empty */
171 { 0, 0, 0x0000 }, /* P7: Empty */
172 { 1, 4, 0x0040 }, /* P8: MINIPCIE2 (no OC) */
173 { 0, 4, 0x0000 }, /* P9: Empty */
174 { 0, 4, 0x0000 }, /* P10: Empty */
175 { 1, 4, 0x0040 }, /* P11: Camera (no OC) */
176 { 0, 4, 0x0000 }, /* P12: Empty */
177 { 0, 4, 0x0000 }, /* P13: Empty */
178 },
179 };
180 *pei_data = pei_data_template;
Patrick Rudolph59b42552019-05-08 12:44:15 +0200181 memcpy(pei_data->spd_data[2], locate_spd(), 256);
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100182}
183
184const struct southbridge_usb_port mainboard_usb_ports[] = {
185 /* enabled power usb oc pin */
186 { 1, 1, 0 }, /* P0: Port 0 (OC0) */
187 { 1, 1, 1 }, /* P1: Port 1 (OC1) */
188 { 1, 0, -1 }, /* P2: MINIPCIE1 (no OC) */
189 { 1, 0, -1 }, /* P3: MMC (no OC) */
190 { 0, 0, -1 }, /* P4: Empty */
191 { 0, 0, -1 }, /* P5: Empty */
192 { 0, 0, -1 }, /* P6: Empty */
193 { 0, 0, -1 }, /* P7: Empty */
194 { 1, 0, -1 }, /* P8: MINIPCIE2 (no OC) */
195 { 0, 0, -1 }, /* P9: Empty */
196 { 0, 0, -1 }, /* P10: Empty */
197 { 1, 0, -1 }, /* P11: Camera (no OC) */
198 { 0, 0, -1 }, /* P12: Empty */
199 { 0, 0, -1 }, /* P13: Empty */
200};
201
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200202void mainboard_get_spd(spd_raw_data *spd, bool id_only)
Vladimir Serbinenko0a07c5c2016-02-10 03:01:37 +0100203{
Patrick Rudolph25852092016-04-07 18:51:12 +0200204 /* get onboard dimm spd */
Kyösti Mälkki38ab6f22016-10-01 12:54:01 +0300205 memcpy(&spd[2], locate_spd(), 256);
Patrick Rudolph25852092016-04-07 18:51:12 +0200206 /* read removable dimm spd */
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200207 read_spd(&spd[0], 0x50, id_only);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100208}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200209
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100210void mainboard_early_init(int s3resume)
211{
212 init_bootmode_straps();
213}
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200214
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100215int mainboard_should_reset_usb(int s3resume)
216{
217 return !s3resume;
218}