blob: 41e2f82d7c5b3c1b437f65c72bdcc8c616c0c5b5 [file] [log] [blame]
Angel Ponsfabfe9d2020-04-05 15:47:07 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aamir Bohradd7acaa2020-03-25 11:36:22 +05302
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Felix Singerca4164e2020-07-26 09:25:04 +02006#include <device/device.h>
Aamir Bohradd7acaa2020-03-25 11:36:22 +05307#include <device/mmio.h>
8#include <arch/smp/mpspec.h>
Aamir Bohradd7acaa2020-03-25 11:36:22 +05309#include <console/console.h>
10#include <device/pci_ops.h>
Aamir Bohradd7acaa2020-03-25 11:36:22 +053011#include <intelblocks/cpulib.h>
12#include <intelblocks/pmclib.h>
13#include <intelblocks/acpi.h>
14#include <soc/cpu.h>
15#include <soc/iomap.h>
16#include <soc/nvs.h>
17#include <soc/pci_devs.h>
18#include <soc/pm.h>
19#include <soc/soc_chip.h>
20#include <soc/systemagent.h>
21#include <string.h>
Aamir Bohradd7acaa2020-03-25 11:36:22 +053022
23/*
24 * List of supported C-states in this processor.
25 */
26enum {
27 C_STATE_C0, /* 0 */
28 C_STATE_C1, /* 1 */
29 C_STATE_C1E, /* 2 */
30 C_STATE_C6_SHORT_LAT, /* 3 */
31 C_STATE_C6_LONG_LAT, /* 4 */
32 C_STATE_C7_SHORT_LAT, /* 5 */
33 C_STATE_C7_LONG_LAT, /* 6 */
34 C_STATE_C7S_SHORT_LAT, /* 7 */
35 C_STATE_C7S_LONG_LAT, /* 8 */
36 C_STATE_C8, /* 9 */
37 C_STATE_C9, /* 10 */
38 C_STATE_C10, /* 11 */
39 NUM_C_STATES
40};
41
Aamir Bohradd7acaa2020-03-25 11:36:22 +053042static const acpi_cstate_t cstate_map[NUM_C_STATES] = {
43 [C_STATE_C0] = {},
44 [C_STATE_C1] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053045 .latency = C1_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053046 .power = C1_POWER,
47 .resource = MWAIT_RES(0, 0),
48 },
49 [C_STATE_C1E] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053050 .latency = C1_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053051 .power = C1_POWER,
52 .resource = MWAIT_RES(0, 1),
53 },
54 [C_STATE_C6_SHORT_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053055 .latency = C6_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053056 .power = C6_POWER,
57 .resource = MWAIT_RES(2, 0),
58 },
59 [C_STATE_C6_LONG_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053060 .latency = C6_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053061 .power = C6_POWER,
62 .resource = MWAIT_RES(2, 1),
63 },
64 [C_STATE_C7_SHORT_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053065 .latency = C7_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053066 .power = C7_POWER,
67 .resource = MWAIT_RES(3, 0),
68 },
69 [C_STATE_C7_LONG_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053070 .latency = C7_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053071 .power = C7_POWER,
72 .resource = MWAIT_RES(3, 1),
73 },
74 [C_STATE_C7S_SHORT_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053075 .latency = C7_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053076 .power = C7_POWER,
77 .resource = MWAIT_RES(3, 2),
78 },
79 [C_STATE_C7S_LONG_LAT] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053080 .latency = C7_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053081 .power = C7_POWER,
82 .resource = MWAIT_RES(3, 3),
83 },
84 [C_STATE_C8] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053085 .latency = C8_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053086 .power = C8_POWER,
87 .resource = MWAIT_RES(4, 0),
88 },
89 [C_STATE_C9] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053090 .latency = C9_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053091 .power = C9_POWER,
92 .resource = MWAIT_RES(5, 0),
93 },
94 [C_STATE_C10] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +053095 .latency = C10_LATENCY,
Aamir Bohradd7acaa2020-03-25 11:36:22 +053096 .power = C10_POWER,
97 .resource = MWAIT_RES(6, 0),
98 },
99};
100
101static int cstate_set_non_s0ix[] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +0530102 C_STATE_C1,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530103 C_STATE_C6_LONG_LAT,
104 C_STATE_C7S_LONG_LAT
105};
106
107static int cstate_set_s0ix[] = {
Ronak Kanabarffb58112020-04-30 12:07:16 +0530108 C_STATE_C1,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530109 C_STATE_C7S_LONG_LAT,
110 C_STATE_C10
111};
112
113acpi_cstate_t *soc_get_cstate_map(size_t *entries)
114{
115 static acpi_cstate_t map[MAX(ARRAY_SIZE(cstate_set_s0ix),
116 ARRAY_SIZE(cstate_set_non_s0ix))];
117 int *set;
118 int i;
119
120 config_t *config = config_of_soc();
121
122 int is_s0ix_enable = config->s0ix_enable;
123
124 if (is_s0ix_enable) {
125 *entries = ARRAY_SIZE(cstate_set_s0ix);
126 set = cstate_set_s0ix;
127 } else {
128 *entries = ARRAY_SIZE(cstate_set_non_s0ix);
129 set = cstate_set_non_s0ix;
130 }
131
132 for (i = 0; i < *entries; i++) {
133 memcpy(&map[i], &cstate_map[set[i]], sizeof(acpi_cstate_t));
134 map[i].ctype = i + 1;
135 }
136 return map;
137}
138
139void soc_power_states_generation(int core_id, int cores_per_package)
140{
141 config_t *config = config_of_soc();
142
143 if (config->eist_enable)
144 /* Generate P-state tables */
145 generate_p_state_entries(core_id, cores_per_package);
146}
147
148void soc_fill_fadt(acpi_fadt_t *fadt)
149{
150 const uint16_t pmbase = ACPI_BASE_ADDRESS;
151
152 config_t *config = config_of_soc();
153
154 fadt->pm_tmr_blk = pmbase + PM1_TMR;
155 fadt->pm_tmr_len = 4;
Elyes HAOUAS04071f42020-07-20 17:05:24 +0200156 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530157 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
158 fadt->x_pm_tmr_blk.bit_offset = 0;
Elyes HAOUAS04071f42020-07-20 17:05:24 +0200159 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_UNDEFINED;
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530160 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
161 fadt->x_pm_tmr_blk.addrh = 0x0;
162
163 if (config->s0ix_enable)
164 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
165}
166
167uint32_t soc_read_sci_irq_select(void)
168{
169 uintptr_t pmc_bar = soc_read_pmc_base();
170 return read32((void *)pmc_bar + IRQ_REG);
171}
172
173static unsigned long soc_fill_dmar(unsigned long current)
174{
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530175 uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
176 bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
177
Subrata Banik1fcfe3d2021-06-09 03:57:41 +0530178 if (is_devfn_enabled(SA_DEVFN_IGD) && gfxvtbar && gfxvten) {
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530179 unsigned long tmp = current;
180
181 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
182 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
183
184 acpi_dmar_drhd_fixup(tmp, current);
185 }
186
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530187 uint64_t ipuvtbar = MCHBAR64(IPUVTBAR) & VTBAR_MASK;
188 bool ipuvten = MCHBAR32(IPUVTBAR) & VTBAR_ENABLED;
189
Subrata Banik1fcfe3d2021-06-09 03:57:41 +0530190 if (is_devfn_enabled(SA_DEVFN_IPU) && ipuvtbar && ipuvten) {
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530191 unsigned long tmp = current;
192
193 current += acpi_create_dmar_drhd(current, 0, 0, ipuvtbar);
194 current += acpi_create_dmar_ds_pci(current, 0, 5, 0);
195
196 acpi_dmar_drhd_fixup(tmp, current);
197 }
198
199 uint64_t vtvc0bar = MCHBAR64(VTVC0BAR) & VTBAR_MASK;
200 bool vtvc0en = MCHBAR32(VTVC0BAR) & VTBAR_ENABLED;
201
202 if (vtvc0bar && vtvc0en) {
203 const unsigned long tmp = current;
204
205 current += acpi_create_dmar_drhd(current,
206 DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
207 current += acpi_create_dmar_ds_ioapic(current,
208 2, V_P2SB_CFG_IBDF_BUS, V_P2SB_CFG_IBDF_DEV,
209 V_P2SB_CFG_IBDF_FUNC);
210 current += acpi_create_dmar_ds_msi_hpet(current,
211 0, V_P2SB_CFG_HBDF_BUS, V_P2SB_CFG_HBDF_DEV,
212 V_P2SB_CFG_HBDF_FUNC);
213
214 acpi_dmar_drhd_fixup(tmp, current);
215 }
216
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530217 /* Add RMRR entry */
218 const unsigned long tmp = current;
219 current += acpi_create_dmar_rmrr(current, 0,
220 sa_get_gsm_base(), sa_get_tolud_base() - 1);
221 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
222 acpi_dmar_rmrr_fixup(tmp, current);
223
224 return current;
225}
226
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700227unsigned long sa_write_acpi_tables(const struct device *dev, unsigned long current,
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530228 struct acpi_rsdp *rsdp)
229{
230 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
231
232 /*
233 * Create DMAR table only if we have VT-d capability and FSP does not override its
234 * feature.
235 */
236 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
237 !(MCHBAR32(VTVC0BAR) & VTBAR_ENABLED))
238 return current;
239
240 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
241 acpi_create_dmar(dmar, DMAR_INTR_REMAP | DMA_CTRL_PLATFORM_OPT_IN_FLAG, soc_fill_dmar);
242 current += dmar->header.length;
243 current = acpi_align_current(current);
244 acpi_add_table(rsdp, dmar);
245
246 return current;
247}
248
Kyösti Mälkkic2b0a4f2020-06-28 22:39:59 +0300249void soc_fill_gnvs(struct global_nvs *gnvs)
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530250{
251 config_t *config = config_of_soc();
252
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530253 /* Enable DPTF based on mainboard configuration */
254 gnvs->dpte = config->dptf_enable;
255
Aamir Bohradd7acaa2020-03-25 11:36:22 +0530256 /* Set USB2/USB3 wake enable bitmaps. */
257 gnvs->u2we = config->usb2_wake_enable_bitmap;
258 gnvs->u3we = config->usb3_wake_enable_bitmap;
259
260 /* Fill in Above 4GB MMIO resource */
261 sa_fill_gnvs(gnvs);
262}
263
264uint32_t acpi_fill_soc_wake(uint32_t generic_pm1_en,
265 const struct chipset_power_state *ps)
266{
267 /*
268 * WAK_STS bit is set when the system is in one of the sleep states
269 * (via the SLP_EN bit) and an enabled wake event occurs. Upon setting
270 * this bit, the PMC will transition the system to the ON state and
271 * can only be set by hardware and can only be cleared by writing a one
272 * to this bit position.
273 */
274
275 generic_pm1_en |= WAK_STS | RTC_EN | PWRBTN_EN;
276 return generic_pm1_en;
277}
278
279int soc_madt_sci_irq_polarity(int sci)
280{
281 return MP_IRQ_POLARITY_HIGH;
282}