blob: e7b9bd0e3a9e3259134882a81652311b42225e42 [file] [log] [blame]
Angel Pons6ad91762020-04-03 01:23:24 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Mario Scheithauera29d4d22018-11-06 08:04:36 +01002
3#include <commonlib/helpers.h>
4#include <baseboard/variants.h>
5
Mario Scheithauer08706a32023-05-09 13:34:05 +02006/* Pad configuration in ramstage. The order largely follows the 'GPIO Muxing' table found in
7 EDS vol 1, but some pins aren't grouped functionally in the table so those were moved for
8 more logical grouping. */
Mario Scheithauera29d4d22018-11-06 08:04:36 +01009static const struct pad_config gpio_table[] = {
10
11 /* Southwest Community */
12
13 /* PCIE_WAKE[0:3]_N */
14 PAD_CFG_NF(GPIO_205, NONE, DEEP, NF1), /* PCIE_WAKE0_N */
15 PAD_CFG_NF(GPIO_206, NONE, DEEP, NF1), /* PCIE_WAKE1_N */
16 PAD_CFG_NF(GPIO_207, NONE, DEEP, NF1), /* PCIE_WAKE2_N */
17 PAD_CFG_NF(GPIO_208, NONE, DEEP, NF1), /* PCIE_WAKE3_N */
18
19 /* EMMC interface. */
20 PAD_CFG_NF(GPIO_156, DN_20K, DEEP, NF1), /* EMMC_CLK */
21 PAD_CFG_NF(GPIO_157, UP_20K, DEEP, NF1), /* EMMC_D0 */
22 PAD_CFG_NF(GPIO_158, UP_20K, DEEP, NF1), /* EMMC_D1 */
23 PAD_CFG_NF(GPIO_159, UP_20K, DEEP, NF1), /* EMMC_D2 */
24 PAD_CFG_NF(GPIO_160, UP_20K, DEEP, NF1), /* EMMC_D3 */
25 PAD_CFG_NF(GPIO_161, UP_20K, DEEP, NF1), /* EMMC_D4 */
26 PAD_CFG_NF(GPIO_162, UP_20K, DEEP, NF1), /* EMMC_D5 */
27 PAD_CFG_NF(GPIO_163, UP_20K, DEEP, NF1), /* EMMC_D6 */
28 PAD_CFG_NF(GPIO_164, UP_20K, DEEP, NF1), /* EMMC_D7 */
29 PAD_CFG_NF(GPIO_165, UP_20K, DEEP, NF1), /* EMMC_CMD */
30 PAD_CFG_NF(GPIO_182, DN_20K, DEEP, NF1), /* EMMC_RCLK */
31
32 /* SDIO -- unused */
33 PAD_CFG_GPI(GPIO_166, DN_20K, DEEP), /* SDIO_CLK */
34 PAD_CFG_GPI(GPIO_167, UP_20K, DEEP), /* SDIO_D0 */
35 /* Configure SDIO to enable power gating. */
Mario Scheithauer6c785742019-07-10 14:34:50 +020036 PAD_CFG_NF(GPIO_168, UP_20K, DEEP, NF1), /* SDIO_D1 */
Mario Scheithauera29d4d22018-11-06 08:04:36 +010037 PAD_CFG_GPI(GPIO_169, UP_20K, DEEP), /* SDIO_D2 */
38 PAD_CFG_GPI(GPIO_170, UP_20K, DEEP), /* SDIO_D3 */
39 PAD_CFG_GPI(GPIO_171, UP_20K, DEEP), /* SDIO_CMD */
40
41 /* SDCARD */
42 /* Pull down clock by 20K. */
43 PAD_CFG_NF(GPIO_172, DN_20K, DEEP, NF1), /* SDCARD_CLK */
44 PAD_CFG_NF(GPIO_173, UP_20K, DEEP, NF1), /* SDCARD_D0 */
45 PAD_CFG_NF(GPIO_174, UP_20K, DEEP, NF1), /* SDCARD_D1 */
46 PAD_CFG_NF(GPIO_175, UP_20K, DEEP, NF1), /* SDCARD_D2 */
47 PAD_CFG_NF(GPIO_176, UP_20K, DEEP, NF1), /* SDCARD_D3 */
48 /* Card detect is active LOW with external pull up. */
49 PAD_CFG_NF(GPIO_177, UP_20K, DEEP, NF1), /* SDCARD_CD_N */
50 PAD_CFG_NF(GPIO_178, UP_20K, DEEP, NF1), /* SDCARD_CMD */
51 /* CLK feedback, internal signal, needs 20K pull down. */
52 PAD_CFG_NF(GPIO_179, DN_20K, DEEP, NF1), /* SDCARD_CLK_FB */
53 PAD_CFG_GPI(GPIO_186, UP_20K, DEEP), /* SDCARD_LVL_WP */
54 /* EN_SD_SOCKET_PWR_L for SD slot power control. Default on. */
55 PAD_CFG_TERM_GPO(GPIO_183, 1, DN_20K, DEEP), /* SDIO_PWR_DOWN_N */
56
57 /* SMBus */
58 PAD_CFG_GPI(SMB_ALERTB, UP_20K, DEEP), /* SMB_ALERT _N */
59 PAD_CFG_NF(SMB_CLK, NONE, DEEP, NF1), /* SMB_CLK */
60 PAD_CFG_NF(SMB_DATA, NONE, DEEP, NF1), /* SMB_DATA */
61
62 /* LPC */
63 PAD_CFG_NF(LPC_ILB_SERIRQ, NONE, DEEP, NF1), /* LPC_SERIRQ */
64 PAD_CFG_NF(LPC_CLKOUT0, DN_20K, DEEP, NF1), /* LPC_CLKOUT0 */
65 PAD_CFG_GPI(LPC_CLKOUT1, UP_20K, DEEP), /* LPC_CLKOUT1 */
66 PAD_CFG_NF(LPC_AD0, NONE, DEEP, NF1), /* LPC_AD0 */
67 PAD_CFG_NF(LPC_AD1, NONE, DEEP, NF1), /* LPC_AD1 */
68 PAD_CFG_NF(LPC_AD2, NONE, DEEP, NF1), /* LPC_AD2 */
69 PAD_CFG_NF(LPC_AD3, NONE, DEEP, NF1), /* LPC_AD3 */
70 PAD_CFG_NF(LPC_CLKRUNB, NONE, DEEP, NF1), /* LPC_CLKRUN_N */
71 PAD_CFG_NF(LPC_FRAMEB, NONE, DEEP, NF1), /* LPC_FRAME_N */
72
73 /* West Community */
74
75 /* I2C0 - I2C Level Shifter */
76 PAD_CFG_NF(GPIO_124, NONE, DEEP, NF1), /* LPSS_I2C0_SDA */
77 PAD_CFG_NF(GPIO_125, NONE, DEEP, NF1), /* LPSS_I2C0_SCL */
78
79 /* I2C[1:7] -- unused */
80 PAD_CFG_GPI(GPIO_126, UP_20K, DEEP), /* LPSS_I2C1_SDA */
81 PAD_CFG_GPI(GPIO_127, UP_20K, DEEP), /* LPSS_I2C1_SCL */
82 PAD_CFG_GPI(GPIO_128, UP_20K, DEEP), /* LPSS_I2C2_SDA */
83 PAD_CFG_GPI(GPIO_129, UP_20K, DEEP), /* LPSS_I2C2_SCL */
84 PAD_CFG_GPI(GPIO_130, UP_20K, DEEP), /* LPSS_I2C3_SDA */
85 PAD_CFG_GPI(GPIO_131, UP_20K, DEEP), /* LPSS_I2C3_SCL */
86 PAD_CFG_GPI(GPIO_132, UP_20K, DEEP), /* LPSS_I2C4_SDA */
87 PAD_CFG_GPI(GPIO_133, UP_20K, DEEP), /* LPSS_I2C4_SCL */
88 PAD_CFG_GPI(GPIO_134, UP_20K, DEEP), /* LPSS_I2C5_SDA */
89 PAD_CFG_GPI(GPIO_135, UP_20K, DEEP), /* LPSS_I2C5_SCL */
90 PAD_CFG_GPI(GPIO_136, UP_20K, DEEP), /* LPSS_I2C6_SDA */
91 PAD_CFG_GPI(GPIO_137, UP_20K, DEEP), /* LPSS_I2C6_SCL */
92 PAD_CFG_GPI(GPIO_138, UP_20K, DEEP), /* LPSS_I2C7_SDA */
93 PAD_CFG_GPI(GPIO_139, UP_20K, DEEP), /* LPSS_I2C7_SCL */
94
95 /* ISH_GPIO_[0:9] -- unused */
96 PAD_CFG_GPI(GPIO_146, DN_20K, DEEP), /* ISH_GPIO_0 */
97 PAD_CFG_GPI(GPIO_147, DN_20K, DEEP), /* ISH_GPIO_1 */
98 PAD_CFG_GPI(GPIO_148, DN_20K, DEEP), /* ISH_GPIO_2 */
99 PAD_CFG_GPI(GPIO_149, DN_20K, DEEP), /* ISH_GPIO_3 */
100 PAD_CFG_GPI(GPIO_150, DN_20K, DEEP), /* ISH_GPIO_4 */
101 PAD_CFG_GPI(GPIO_151, DN_20K, DEEP), /* ISH_GPIO_5 */
102 PAD_CFG_GPI(GPIO_152, DN_20K, DEEP), /* ISH_GPIO_6 */
103 PAD_CFG_GPI(GPIO_153, DN_20K, DEEP), /* ISH_GPIO_7 */
104 PAD_CFG_GPI(GPIO_154, DN_20K, DEEP), /* ISH_GPIO_8 */
105 PAD_CFG_GPI(GPIO_155, DN_20K, DEEP), /* ISH_GPIO_9 */
106
107 /* PCIE_CLKREQ[0:3]_N */
108 PAD_CFG_NF(GPIO_209, NONE, DEEP, NF1),
109 PAD_CFG_NF(GPIO_210, NONE, DEEP, NF1),
110 PAD_CFG_NF(GPIO_211, NONE, DEEP, NF1),
111 PAD_CFG_NF(GPIO_212, NONE, DEEP, NF1),
112
113 /* OSC_CLK_OUT_0 - RES_CLK_CPU_FPGA */
114 PAD_CFG_NF(OSC_CLK_OUT_0, DN_20K, DEEP, NF1),
115 /* OSC_CLK_OUT_[1:4] -- unused */
116 PAD_CFG_GPI(OSC_CLK_OUT_1, DN_20K, DEEP),
117 PAD_CFG_GPI(OSC_CLK_OUT_2, DN_20K, DEEP),
118 PAD_CFG_GPI(OSC_CLK_OUT_3, DN_20K, DEEP),
119 PAD_CFG_GPI(OSC_CLK_OUT_4, DN_20K, DEEP),
120
121 /* PMU Signals */
122 PAD_CFG_GPI(PMU_AC_PRESENT, NONE, DEEP), /* PMU_AC_PRESENT */
123 PAD_CFG_NF(PMU_BATLOW_B, UP_20K, DEEP, NF1), /* PMU_BATLOW_N */
124 PAD_CFG_NF(PMU_PLTRST_B, NONE, DEEP, NF1), /* PMU_PLTRST_N */
125 PAD_CFG_NF(PMU_PWRBTN_B, UP_20K, DEEP, NF1), /* PMU_PWRBTN_N */
126 PAD_CFG_NF(PMU_RESETBUTTON_B, NONE, DEEP, NF1), /* PMU_RSTBTN_N */
127 /* PMU_SLP_S0_N */
128 PAD_CFG_NF_IOSSTATE(PMU_SLP_S0_B, NONE, DEEP, NF1, IGNORE),
129 PAD_CFG_NF(PMU_SLP_S3_B, NONE, DEEP, NF1), /* PMU_SLP_S3_N */
130 PAD_CFG_NF(PMU_SLP_S4_B, NONE, DEEP, NF1), /* PMU_SLP_S4_N */
131 PAD_CFG_NF(PMU_SUSCLK, NONE, DEEP, NF1), /* PMU_SUSCLK */
132 PAD_CFG_TERM_GPO(PMU_WAKE_B, 1, UP_20K, DEEP), /* EN_PP3300_EMMC */
133 PAD_CFG_NF(SUS_STAT_B, NONE, DEEP, NF1), /* SUS_STAT_N */
134 PAD_CFG_NF(SUSPWRDNACK, NONE, DEEP, NF1), /* SUSPWRDNACK */
135
136 /* Northwest Community */
137
138 /* DDI0 SDA and SCL -- unused */
139 PAD_CFG_GPI(GPIO_187, DN_20K, DEEP), /* HV_DDI0_DDC_SDA */
140 PAD_CFG_GPI(GPIO_188, DN_20K, DEEP), /* HV_DDI0_DDC_SCL */
141 /* DDI1 SDA and SCL - Display-Port */
142 PAD_CFG_NF(GPIO_189, NONE, DEEP, NF1), /* HV_DDI1_DDC_SDA */
143 PAD_CFG_NF(GPIO_190, NONE, DEEP, NF1), /* HV_DDI1_DDC_SCL */
144
145 /* MIPI I2C -- unused */
146 PAD_CFG_GPI(GPIO_191, DN_20K, DEEP), /* MIPI_I2C_SDA */
147 PAD_CFG_GPI(GPIO_192, DN_20K, DEEP), /* MIPI_I2C_SCL */
148
149 /* Panel 0 control -- unused */
150 PAD_CFG_TERM_GPO(GPIO_193, 0, DN_20K, DEEP), /* PNL0_VDDEN */
151 PAD_CFG_TERM_GPO(GPIO_194, 0, DN_20K, DEEP), /* PNL0_BKLTEN */
152 PAD_CFG_TERM_GPO(GPIO_195, 0, DN_20K, DEEP), /* PNL0_BKLTCTL */
153
154 /* Panel 1 control -- unused */
155 PAD_CFG_GPI(GPIO_196, DN_20K, DEEP), /* PNL1_VDDEN */
156 PAD_CFG_GPI(GPIO_197, DN_20K, DEEP), /* PNL1_BKLTEN */
157 PAD_CFG_GPI(GPIO_198, DN_20K, DEEP), /* PNL1_BKLTCTL */
158
159 /* DDI[0:1]_HPD -- unused */
160 PAD_CFG_GPI(GPIO_199, NONE, DEEP), /* XHPD_DP */
161 PAD_CFG_GPI(GPIO_200, DN_20K, DEEP), /* unused */
162
163 /* MDSI signals -- unused */
164 PAD_CFG_GPI(GPIO_201, DN_20K, DEEP), /* MDSI_A_TE */
165 PAD_CFG_GPI(GPIO_202, DN_20K, DEEP), /* MDSI_C_TE */
166
167 /* USB overcurrent pins. */
168 PAD_CFG_NF(GPIO_203, NONE, DEEP, NF1), /* USB_OC0_N */
169 PAD_CFG_NF(GPIO_204, NONE, DEEP, NF1), /* USB_OC1_N */
170
171 /* PMC SPI -- almost entirely unused. */
172 PAD_CFG_GPI(PMC_SPI_FS0, UP_20K, DEEP), /* CLP_NC */
173 PAD_CFG_NF(PMC_SPI_FS1, UP_20K, DEEP, NF2), /* XHPD_EDP_APL */
174 PAD_CFG_GPI(PMC_SPI_FS2, UP_20K, DEEP),
175 PAD_CFG_GPI(PMC_SPI_RXD, DN_20K, DEEP),
176 PAD_CFG_GPI(PMC_SPI_TXD, DN_20K, DEEP),
177 PAD_CFG_GPI(PMC_SPI_CLK, DN_20K, DEEP),
178
179 /* PMIC Signals unused signals related to an old PMIC interface. */
180 PAD_CFG_NF(PMIC_PWRGOOD, UP_20K, DEEP, NF1), /* PMIC_PWRGOOD */
181 PAD_CFG_GPI(PMIC_RESET_B, DN_20K, DEEP), /* PMIC_RESET_B */
182 PAD_CFG_TERM_GPO(GPIO_213, 0, DN_20K, DEEP), /* NFC_OUT_RESERVE */
183 PAD_CFG_TERM_GPO(GPIO_214, 0, DN_20K, DEEP), /* NFC_EN */
184 PAD_CFG_GPI(GPIO_215, DN_20K, DEEP), /* NFC_IN_RESERVE */
185 /* THERMTRIP_N */
186 PAD_CFG_NF(PMIC_THERMTRIP_B, UP_20K, DEEP, NF1),
187 PAD_CFG_TERM_GPO(PMIC_STDBY, 0, DN_20K, DEEP), /* unused */
188 PAD_CFG_NF(PROCHOT_B, NONE, DEEP, NF1), /* PROCHOT_N */
189 PAD_CFG_NF(PMIC_I2C_SCL, NONE, DEEP, NF1), /* PMIC_I2C_SCL */
190 PAD_CFG_NF(PMIC_I2C_SDA, NONE, DEEP, NF1), /* PMIC_I2C_SDA */
191
192 /* I2S1 -- unused */
193 PAD_CFG_GPI(GPIO_74, DN_20K, DEEP), /* I2S1_MCLK */
194 PAD_CFG_GPI(GPIO_75, DN_20K, DEEP), /* I2S1_BCLK */
195 PAD_CFG_GPI(GPIO_76, DN_20K, DEEP), /* I2S1_WS_SYNC */
196 PAD_CFG_GPI(GPIO_77, DN_20K, DEEP), /* I2S1_SDI */
197 PAD_CFG_GPI(GPIO_78, DN_20K, DEEP), /* I2S1_SDO */
198
199 /* DMIC or I2S4 -- unused */
200 PAD_CFG_GPI(GPIO_79, DN_20K, DEEP), /* AVS_M_CLK_A1 */
201 PAD_CFG_GPI(GPIO_80, DN_20K, DEEP), /* AVS_M_CLK_B1 */
202 PAD_CFG_GPI(GPIO_81, DN_20K, DEEP), /* AVS_M_DATA_1 */
203 PAD_CFG_GPI(GPIO_82, DN_20K, DEEP), /* AVS_M_CLK_AB2 */
204 PAD_CFG_GPI(GPIO_83, DN_20K, DEEP), /* AVS_M_DATA_2 */
205
206 /* I2S2 -- unused */
207 PAD_CFG_GPI(GPIO_84, DN_20K, DEEP), /* AVS_I2S2_MCLK */
208 PAD_CFG_GPI(GPIO_85, DN_20K, DEEP), /* AVS_I2S2_BCLK */
209 PAD_CFG_GPI(GPIO_86, DN_20K, DEEP), /* AVS_I2S2_WS_SYNC */
210 PAD_CFG_GPI(GPIO_87, DN_20K, DEEP), /* AVS_I2S2_SDI */
211 PAD_CFG_GPI(GPIO_88, DN_20K, DEEP), /* AVS_I2S2_SDO */
212
213 /* I2S3 -- unused */
214 PAD_CFG_GPI(GPIO_89, DN_20K, DEEP), /* AVS_I2S3_BCLK */
215 PAD_CFG_GPI(GPIO_90, DN_20K, DEEP), /* AVS_I2S3_WS_SYNC */
216 PAD_CFG_GPI(GPIO_91, DN_20K, DEEP), /* AVS_I2S3_SDI */
217 PAD_CFG_GPI(GPIO_92, DN_20K, DEEP), /* AVS_I2S3_SDO */
218
219 /* Fast SPI */
220 /* FST_SPI_CS0_B */
221 PAD_CFG_NF_IOSSTATE(GPIO_97, NATIVE, DEEP, NF1, IGNORE),
222 /* FST_SPI_CS1_B -- unused */
223 PAD_CFG_GPI(GPIO_98, DN_20K, DEEP),
224 /* FST_SPI_MOSI_IO0 */
225 PAD_CFG_NF_IOSSTATE(GPIO_99, NATIVE, DEEP, NF1, IGNORE),
226 /* FST_SPI_MISO_IO1 */
227 PAD_CFG_NF_IOSSTATE(GPIO_100, NATIVE, DEEP, NF1, IGNORE),
228 /* FST_IO2 -- MEM_CONFIG0 */
229 PAD_CFG_NF(GPIO_101, NATIVE, DEEP, NF1),
230 /* FST_IO3 -- MEM_CONFIG1 */
231 PAD_CFG_NF(GPIO_102, NATIVE, DEEP, NF1),
232 /* FST_SPI_CLK */
233 PAD_CFG_NF_IOSSTATE(GPIO_103, NATIVE, DEEP, NF1, IGNORE),
234 /* FST_SPI_CLK_FB */
235 PAD_CFG_NF_IOSSTATE(FST_SPI_CLK_FB, NATIVE, DEEP, NF1, IGNORE),
236
237 /* SIO_SPI_0 -- unused */
238 PAD_CFG_GPI(GPIO_104, DN_20K, DEEP), /* GP_SSP_0_CLK */
239 PAD_CFG_GPI(GPIO_105, DN_20K, DEEP), /* GP_SSP_0_FS0 */
240 PAD_CFG_GPI(GPIO_106, UP_20K, DEEP), /* GP_SSP_0_FS1 */
241 PAD_CFG_GPI(GPIO_109, DN_20K, DEEP), /* GP_SSP_0_RXD */
242 PAD_CFG_GPI(GPIO_110, DN_20K, DEEP), /* GP_SSP_0_TXD */
243
244 /* SIO_SPI_1 -- unused */
245 PAD_CFG_GPI(GPIO_111, DN_20K, DEEP), /* GP_SSP_1_CLK */
246 PAD_CFG_GPI(GPIO_112, DN_20K, DEEP), /* GP_SSP_1_FS0 */
247 PAD_CFG_GPI(GPIO_113, DN_20K, DEEP), /* GP_SSP_1_FS1 */
248 PAD_CFG_GPI(GPIO_116, DN_20K, DEEP), /* GP_SSP_1_RXD */
249 PAD_CFG_GPI(GPIO_117, DN_20K, DEEP), /* GP_SSP_1_TXD */
250
251 /* SIO_SPI_2 -- unused */
252 PAD_CFG_GPI(GPIO_118, DN_20K, DEEP), /* GP_SSP_2_CLK */
253 PAD_CFG_GPI(GPIO_119, DN_20K, DEEP), /* GP_SSP_2_FS0 */
254 PAD_CFG_GPI(GPIO_120, DN_20K, DEEP), /* GP_SSP_2_FS1 */
255 PAD_CFG_GPI(GPIO_121, DN_20K, DEEP), /* GP_SSP_2_FS2 */
256 PAD_CFG_GPI(GPIO_122, DN_20K, DEEP), /* GP_SSP_2_RXD */
257 PAD_CFG_GPI(GPIO_123, NONE, DEEP), /* GP_SSP_2_TXD */
258
259 /* North Community */
260
261 /* Debug tracing. */
262 PAD_CFG_GPI(GPIO_0, DN_20K, DEEP), /* TRACE_0_CLK_VNN */
263 PAD_CFG_GPI(GPIO_1, DN_20K, DEEP), /* TRACE_0_DATA0_VNN */
264 PAD_CFG_GPI(GPIO_2, DN_20K, DEEP), /* TRACE_0_DATA1_VNN */
265 PAD_CFG_GPI(GPIO_3, DN_20K, DEEP), /* TRACE_0_DATA2_VNN */
266 PAD_CFG_GPI(GPIO_4, DN_20K, DEEP), /* TRACE_0_DATA3_VNN */
267 PAD_CFG_GPI(GPIO_5, DN_20K, DEEP), /* TRACE_0_DATA4_VNN */
268 PAD_CFG_GPI(GPIO_6, DN_20K, DEEP), /* TRACE_0_DATA5_VNN */
269 PAD_CFG_GPI(GPIO_7, DN_20K, DEEP), /* TRACE_0_DATA6_VNN */
270 PAD_CFG_GPI(GPIO_8, DN_20K, DEEP), /* TRACE_0_DATA7_VNN */
271
272 PAD_CFG_GPI(GPIO_9, DN_20K, DEEP), /* TRACE_1_CLK_VNN */
273 PAD_CFG_GPI(GPIO_10, DN_20K, DEEP), /* TRACE_1_DATA0_VNN */
274 PAD_CFG_GPI(GPIO_11, DN_20K, DEEP), /* TRACE_1_DATA1_VNN */
275 PAD_CFG_GPI(GPIO_12, DN_20K, DEEP), /* TRACE_1_DATA2_VNN */
276 PAD_CFG_GPI(GPIO_13, DN_20K, DEEP), /* TRACE_1_DATA3_VNN */
277 PAD_CFG_GPI(GPIO_14, DN_20K, DEEP), /* TRACE_1_DATA4_VNN */
278 PAD_CFG_GPI(GPIO_15, DN_20K, DEEP), /* TRACE_1_DATA5_VNN */
279 PAD_CFG_GPI(GPIO_16, DN_20K, DEEP), /* TRACE_1_DATA6_VNN */
280 PAD_CFG_GPI(GPIO_17, DN_20K, DEEP), /* TRACE_1_DATA7_VNN */
281
282 PAD_CFG_GPI(GPIO_18, DN_20K, DEEP), /* TRACE_2_CLK_VNN */
283 PAD_CFG_GPI(GPIO_19, DN_20K, DEEP), /* TRACE_2_DATA0_VNN */
284 PAD_CFG_GPI(GPIO_20, DN_20K, DEEP), /* TRACE_2_DATA1_VNN */
285 PAD_CFG_GPI(GPIO_21, DN_20K, DEEP), /* TRACE_2_DATA2_VNN */
286 PAD_CFG_GPI(GPIO_22, DN_20K, DEEP), /* TRACE_2_DATA3_VNN */
287 PAD_CFG_GPI(GPIO_23, DN_20K, DEEP), /* TRACE_2_DATA4_VNN */
288 PAD_CFG_GPI(GPIO_24, DN_20K, DEEP), /* TRACE_2_DATA5_VNN */
289 PAD_CFG_GPI(GPIO_25, DN_20K, DEEP), /* TRACE_2_DATA6_VNN */
290 PAD_CFG_GPI(GPIO_26, DN_20K, DEEP), /* TRACE_2_DATA7_VNN */
291
292 PAD_CFG_GPI(GPIO_27, DN_20K, DEEP), /* TRIGOUT_0 */
293 PAD_CFG_GPI(GPIO_28, DN_20K, DEEP), /* TRIGOUT_1 */
294 PAD_CFG_GPI(GPIO_29, DN_20K, DEEP), /* TRIGIN_0 */
295
296 PAD_CFG_GPI(GPIO_30, DN_20K, DEEP), /* ISH_GPIO_12 */
297 PAD_CFG_TERM_GPO(GPIO_31, 1, UP_20K, DEEP), /* ISH_GPIO_13 */
298 PAD_CFG_GPI(GPIO_32, UP_20K, DEEP), /* ISH_GPIO_14 */
299 PAD_CFG_GPI(GPIO_33, DN_20K, DEEP), /* ISH_GPIO_15 */
300
301 /* PWM[0:3] -- unused */
302 PAD_CFG_GPI(GPIO_34, DN_20K, DEEP),
303 PAD_CFG_GPI(GPIO_35, DN_20K, DEEP),
304 PAD_CFG_GPI(GPIO_36, DN_20K, DEEP),
305 PAD_CFG_GPI(GPIO_37, DN_20K, DEEP),
306
307 /* LPSS_UART[0:2] */
308 PAD_CFG_GPI(GPIO_38, UP_20K, DEEP), /* LPSS_UART0_RXD - unused */
309 PAD_CFG_GPI(GPIO_39, DN_20K, DEEP), /* LPSS_UART0_TXD - unused */
310 PAD_CFG_GPI(GPIO_40, DN_20K, DEEP), /* LPSS_UART0_RTS - unused */
311 PAD_CFG_GPI(GPIO_41, UP_20K, DEEP), /* LPSS_UART0_CTS - unused */
Mario Scheithauer56352e12019-07-11 14:31:34 +0200312 PAD_CFG_NF(GPIO_42, UP_20K, DEEP, NF1), /* LPSS_UART1_RXD */
313 /* LPSS_UART1_TXD */
314 PAD_CFG_NF_IOSSTATE(GPIO_43, NATIVE, DEEP, NF1, Tx1RxDCRx0),
Mario Scheithauera29d4d22018-11-06 08:04:36 +0100315 PAD_CFG_GPI(GPIO_44, UP_20K, DEEP), /* LPSS_UART1_RTS - unused */
316 PAD_CFG_GPI(GPIO_45, UP_20K, DEEP), /* LPSS_UART1_CTS - unused */
317 PAD_CFG_NF(GPIO_46, UP_20K, DEEP, NF1), /* LPSS_UART2_RXD */
318 /* LPSS_UART2_TXD */
319 PAD_CFG_NF_IOSSTATE(GPIO_47, NATIVE, DEEP, NF1, Tx1RxDCRx0),
320 PAD_CFG_GPI(GPIO_48, DN_20K, DEEP), /* LPSS_UART2_RTS - unused */
321 PAD_CFG_GPI(GPIO_49, UP_20K, DEEP), /* LPSS_UART2_CTS - unused */
322
323 /* Camera interface -- completely unused. */
324 PAD_CFG_GPI(GPIO_62, DN_20K, DEEP), /* GP_CAMERASB00 */
325 PAD_CFG_GPI(GPIO_63, DN_20K, DEEP), /* GP_CAMERASB01 */
326 PAD_CFG_GPI(GPIO_64, DN_20K, DEEP), /* GP_CAMERASB02 */
327 PAD_CFG_GPI(GPIO_65, DN_20K, DEEP), /* GP_CAMERASB03 */
328 PAD_CFG_GPI(GPIO_66, DN_20K, DEEP), /* GP_CAMERASB04 */
329 PAD_CFG_GPI(GPIO_67, DN_20K, DEEP), /* GP_CAMERASB05 */
330 PAD_CFG_GPI(GPIO_68, DN_20K, DEEP), /* GP_CAMERASB06 */
331 PAD_CFG_GPI(GPIO_69, DN_20K, DEEP), /* GP_CAMERASB07 */
332 PAD_CFG_GPI(GPIO_70, UP_20K, DEEP), /* GP_CAMERASB08 */
333 PAD_CFG_GPI(GPIO_71, UP_20K, DEEP), /* GP_CAMERASB09 */
334 PAD_CFG_GPI(GPIO_72, UP_20K, DEEP), /* GP_CAMERASB10 */
335 PAD_CFG_GPI(GPIO_73, UP_20K, DEEP), /* GP_CAMERASB11 */
336
337 /* CNV bridge described into IAFW Vol2. */
338 /* GPIO_[216:219] described into EDS Vol1. */
339 PAD_CFG_TERM_GPO(CNV_BRI_DT, 0, DN_20K, DEEP), /* Reserve of FPGA */
340 PAD_CFG_TERM_GPO(CNV_BRI_RSP, 0, DN_20K, DEEP), /* Reserve of FPGA */
341 PAD_CFG_TERM_GPO(CNV_RGI_DT, 0, DN_20K, DEEP), /* Reserve of FPGA */
342 PAD_CFG_NF(CNV_RGI_RSP, UP_20K, DEEP, NF1), /* eMMC */
343
344 /* Serial VID */
345 PAD_CFG_NF(SVID0_ALERT_B, NONE, DEEP, NF1), /* SVID0_ALERT_B */
346 PAD_CFG_NF(SVID0_DATA, UP_20K, DEEP, NF1), /* SVID0_DATA */
347 PAD_CFG_NF(SVID0_CLK, UP_20K, DEEP, NF1), /* SVID0_CLK */
348};
349
Werner Zeha2ea5e92019-10-17 13:04:00 +0200350const struct pad_config *variant_gpio_table(size_t *num)
Mario Scheithauera29d4d22018-11-06 08:04:36 +0100351{
352 *num = ARRAY_SIZE(gpio_table);
353 return gpio_table;
354}
355
356/* GPIOs needed prior to ramstage. */
357static const struct pad_config early_gpio_table[] = {
Mario Scheithauer6be8a512021-05-25 13:42:28 +0200358 /* UART */
359 PAD_CFG_NF(GPIO_46, NATIVE, DEEP, NF1), /* LPSS_UART2_RXD */
360 PAD_CFG_NF_IOSSTATE(GPIO_47, NATIVE, DEEP, NF1, Tx1RxDCRx0), /* LPSS_UART2_TXD */
Mario Scheithauera29d4d22018-11-06 08:04:36 +0100361
362 /* Debug tracing. */
363 PAD_CFG_GPI(GPIO_0, DN_20K, DEEP), /* TRACE_0_CLK_VNN */
364 PAD_CFG_GPI(GPIO_1, DN_20K, DEEP), /* TRACE_0_DATA0_VNN */
365 PAD_CFG_GPI(GPIO_2, DN_20K, DEEP), /* TRACE_0_DATA1_VNN */
366 PAD_CFG_GPI(GPIO_3, DN_20K, DEEP), /* TRACE_0_DATA2_VNN */
367 PAD_CFG_GPI(GPIO_4, DN_20K, DEEP), /* TRACE_0_DATA3_VNN */
368 PAD_CFG_GPI(GPIO_5, DN_20K, DEEP), /* TRACE_0_DATA4_VNN */
369 PAD_CFG_GPI(GPIO_6, DN_20K, DEEP), /* TRACE_0_DATA5_VNN */
370 PAD_CFG_GPI(GPIO_7, DN_20K, DEEP), /* TRACE_0_DATA6_VNN */
371 PAD_CFG_GPI(GPIO_8, DN_20K, DEEP), /* TRACE_0_DATA7_VNN */
372
373 PAD_CFG_GPO(GPIO_13, 0, DEEP), /* PERST# */
374 PAD_CFG_GPO(GPIO_15, 0, DEEP), /* PERST# */
375 PAD_CFG_GPO(GPIO_17, 1, DEEP), /* PFET */
376 PAD_CFG_GPO(GPIO_19, 1, DEEP), /* PFET */
377 PAD_CFG_GPO(GPIO_152, 0, DEEP), /* PERST# */
378
379 /* SMBus */
380 PAD_CFG_NF(SMB_CLK, NONE, DEEP, NF1), /* SMB_CLK */
381 PAD_CFG_NF(SMB_DATA, NONE, DEEP, NF1), /* SMB_DATA */
382
383 /* LPC */
384 PAD_CFG_NF(LPC_ILB_SERIRQ, NONE, DEEP, NF1), /* LPC_SERIRQ */
385 PAD_CFG_NF(LPC_CLKOUT0, DN_20K, DEEP, NF1), /* LPC_CLKOUT0 */
386 /* LPC_CLKOUT1 - unused */
387 PAD_CFG_GPI(LPC_CLKOUT1, DN_20K, DEEP),
388 PAD_CFG_NF(LPC_AD0, NONE, DEEP, NF1), /* LPC_AD0 */
389 PAD_CFG_NF(LPC_AD1, NONE, DEEP, NF1), /* LPC_AD1 */
390 PAD_CFG_NF(LPC_AD2, NONE, DEEP, NF1), /* LPC_AD2 */
391 PAD_CFG_NF(LPC_AD3, NONE, DEEP, NF1), /* LPC_AD3 */
392 PAD_CFG_NF(LPC_CLKRUNB, NONE, DEEP, NF1), /* LPC_CLKRUN_N */
393 PAD_CFG_NF(LPC_FRAMEB, NONE, DEEP, NF1), /* LPC_FRAME_N */
394};
395
Werner Zeha2ea5e92019-10-17 13:04:00 +0200396const struct pad_config *variant_early_gpio_table(size_t *num)
Mario Scheithauera29d4d22018-11-06 08:04:36 +0100397{
398 *num = ARRAY_SIZE(early_gpio_table);
399 return early_gpio_table;
400}