blob: 0ec52201c8882ffca5d1c6eaff4556551e50a2be [file] [log] [blame]
Martin Roth41a89972024-02-16 10:57:31 -07001## SPDX-License-Identifier: GPL-2.0-only
2
Shelley Chen9b230ae2023-09-15 16:01:31 -07003config BOARD_GOOGLE_BROX_COMMON
4 def_bool n
5 select DRIVERS_GENERIC_GPIO_KEYS
6 select DRIVERS_I2C_GENERIC
7 select DRIVERS_I2C_HID
8 select DRIVERS_INTEL_DPTF
9 select DRIVERS_INTEL_DPTF_SUPPORTS_TPCH
10 select DRIVERS_INTEL_PMC
11 select DRIVERS_INTEL_SOUNDWIRE
12 select DRIVERS_INTEL_USB4_RETIMER
13 select DRIVERS_SPI_ACPI
14 select DRIVERS_WIFI_GENERIC
15 select EC_GOOGLE_CHROMEEC
16 select EC_GOOGLE_CHROMEEC_BOARDID
17 select EC_GOOGLE_CHROMEEC_ESPI
18 select EC_GOOGLE_CHROMEEC_SKUID
19 select ENABLE_TCSS_USB_DETECTION if !CHROMEOS
20 select FW_CONFIG
21 select FW_CONFIG_SOURCE_CHROMEEC_CBI
22 select GOOGLE_SMBIOS_MAINBOARD_VERSION
23 select HAVE_ACPI_RESUME
24 select HAVE_ACPI_TABLES
25 select HAVE_FSP_LOGO_SUPPORT if RUN_FSP_GOP
26 select I2C_TPM
27 select INTEL_LPSS_UART_FOR_CONSOLE
28 select MAINBOARD_HAS_CHROMEOS
29 select MAINBOARD_HAS_TPM2
30 select PMC_IPC_ACPI_INTERFACE
31 select SOC_INTEL_CSE_LITE_SKU
32# select SOC_INTEL_CSE_SEND_EOP_ASYNC
33 select SOC_INTEL_COMMON_BLOCK_USB4
34 select SOC_INTEL_COMMON_BLOCK_TCSS
35 select SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
36 select SOC_INTEL_COMMON_BASECODE_DEBUG_FEATURE
37 select SOC_INTEL_CRASHLOG
38 select SOC_INTEL_CSE_PRE_CPU_RESET_TELEMETRY_V1
39
40config BOARD_GOOGLE_BASEBOARD_BROX
41 def_bool n
42 select BOARD_GOOGLE_BROX_COMMON
43 select BOARD_ROMSIZE_KB_32768
44 select DRIVERS_AUDIO_SOF
45 select DRIVERS_GFX_GENERIC
46 select HAVE_SLP_S0_GATE
47 select MEMORY_SOLDERDOWN
48 select SOC_INTEL_COMMON_BLOCK_IPU
49 select SOC_INTEL_CRASHLOG
50 select SOC_INTEL_RAPTORLAKE
Shelley Chen49272712023-10-25 18:49:13 -070051 select SOC_INTEL_ALDERLAKE_PCH_P
Poornima Tomd5bcfe12023-12-22 05:34:31 +053052 select SOC_INTEL_COMMON_BLOCK_HDA_VERB
Ivy Jian1397fd32023-11-28 15:17:40 +080053 select DRIVERS_INTEL_ISH
Shelley Chen9b230ae2023-09-15 16:01:31 -070054 select SYSTEM_TYPE_LAPTOP
Shelley Chen7e775cf2023-11-14 12:58:55 -080055 select TPM_GOOGLE_TI50
Shelley Chen9b230ae2023-09-15 16:01:31 -070056
57config BOARD_GOOGLE_BROX
Shelley Chen9b230ae2023-09-15 16:01:31 -070058 select BOARD_GOOGLE_BASEBOARD_BROX
Shelley Chen7e0f9ed2024-01-18 16:14:51 -080059 select CHROMEOS_WIFI_SAR if CHROMEOS
Ashish Kumar Mishraebc6f9d2024-03-13 18:11:04 +053060 select USE_UNIFIED_AP_FIRMWARE_FOR_UFS_AND_NON_UFS
Shelley Chen9b230ae2023-09-15 16:01:31 -070061
Yuval Peress3ac72f82024-02-28 21:15:04 -070062config BOARD_GOOGLE_BROX_EC_ISH
63 select BOARD_GOOGLE_BASEBOARD_BROX
64 select CHROMEOS_WIFI_SAR if CHROMEOS
65 select SOC_INTEL_STORE_ISH_FW_VERSION
66
Kun Liu1bf0c3f2024-04-10 13:40:13 +080067config BOARD_GOOGLE_LOTSO
68 select BOARD_GOOGLE_BASEBOARD_BROX
69
Eren Peng45145ba2024-04-01 11:12:02 +080070config BOARD_GOOGLE_GREENBAYUPOC
71 select BOARD_GOOGLE_BASEBOARD_BROX
72
Shelley Chen9b230ae2023-09-15 16:01:31 -070073if BOARD_GOOGLE_BROX_COMMON
74
75config BASEBOARD_DIR
76 string
77 default "brox" if BOARD_GOOGLE_BASEBOARD_BROX
78
79config CHROMEOS
80 select EC_GOOGLE_CHROMEEC_SWITCHES
Shelley Chenb6053bc2023-12-14 19:48:18 -080081 select GBB_FLAG_DISABLE_PD_SOFTWARE_SYNC
Shelley Chen9b230ae2023-09-15 16:01:31 -070082 select HAS_RECOVERY_MRC_CACHE
83
84config CHROMEOS_WIFI_SAR
85 bool "Enable SAR options for ChromeOS build"
86 depends on CHROMEOS
87 select DSAR_ENABLE
88 select GEO_SAR_ENABLE
89 select SAR_ENABLE
90 select USE_SAR
91
92config DEVICETREE
93 default "variants/baseboard/\$(CONFIG_BASEBOARD_DIR)/devicetree.cb"
94
95config DRIVER_TPM_I2C_BUS
96 hex
Yuval Peress3ac72f82024-02-28 21:15:04 -070097 default 0x4 if BOARD_GOOGLE_BASEBOARD_BROX
Shelley Chen9b230ae2023-09-15 16:01:31 -070098
99config DRIVER_TPM_I2C_ADDR
100 hex
101 default 0x50
102
103config FMDFILE
104 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
105
106config TPM_TIS_ACPI_INTERRUPT
107 int
Shelley Chenea9248e2023-11-13 10:02:28 -0800108 default 66 # GPE0_DW2_02 (GPP_E2)
Shelley Chen9b230ae2023-09-15 16:01:31 -0700109
110config OVERRIDE_DEVICETREE
111 default "variants/\$(CONFIG_VARIANT_DIR)/overridetree.cb"
112
113config MAINBOARD_DIR
114 default "google/brox"
115
116config MAINBOARD_FAMILY
117 string
118 default "Google_Brox" if BOARD_GOOGLE_BASEBOARD_BROX
119
120config MAINBOARD_PART_NUMBER
Yuval Peress3ac72f82024-02-28 21:15:04 -0700121 default "Brox_Ec_Ish" if BOARD_GOOGLE_BROX_EC_ISH
Shelley Chen9b230ae2023-09-15 16:01:31 -0700122 default "Brox" if BOARD_GOOGLE_BROX
Kun Liu1bf0c3f2024-04-10 13:40:13 +0800123 default "Lotso" if BOARD_GOOGLE_LOTSO
Eren Peng45145ba2024-04-01 11:12:02 +0800124 default "Greenbayupoc" if BOARD_GOOGLE_GREENBAYUPOC
Shelley Chen9b230ae2023-09-15 16:01:31 -0700125
126config VARIANT_DIR
Yuval Peress3ac72f82024-02-28 21:15:04 -0700127 default "brox" if BOARD_GOOGLE_BROX || BOARD_GOOGLE_BROX_EC_ISH
Kun Liu1bf0c3f2024-04-10 13:40:13 +0800128 default "lotso" if BOARD_GOOGLE_LOTSO
Eren Peng45145ba2024-04-01 11:12:02 +0800129 default "greenbayupoc" if BOARD_GOOGLE_GREENBAYUPOC
Shelley Chen9b230ae2023-09-15 16:01:31 -0700130
131config VBOOT
Shelley Chen9b230ae2023-09-15 16:01:31 -0700132 select VBOOT_LID_SWITCH
133
134config DIMM_SPD_SIZE
135 default 512
136
137config UART_FOR_CONSOLE
138 int
139 default 0
140
141config HAVE_WWAN_POWER_SEQUENCE
142 def_bool n
143 help
144 Select this if the variant has a WWAN module and requires the poweroff sequence
145 to be performed on shutdown. Must define WWAN_FCPO, WWAN_RST and WWAN_PERST GPIOs
146 in variant.h, as well as T1_OFF_MS (time between PERST & RST) and T2_OFF_MS (time
147 between RST and FCPO). WWAN_PERST and T1_OFF_MS are only necessary for PCIe WWAN
148 (when HAVE_PCIE_WWAN is also selected).
149
150config HAVE_PCIE_WWAN
151 def_bool n
152
153config USE_PM_ACPI_TIMER
Shelley Chen9b230ae2023-09-15 16:01:31 -0700154 default n
155
156config MEMORY_SODIMM
157 def_bool n
158 select SPD_CACHE_ENABLE
159 select SPD_CACHE_IN_FMAP
160
161config MEMORY_SOLDERDOWN
162 def_bool n
163 select CHROMEOS_DRAM_PART_NUMBER_IN_CBI if CHROMEOS
164 select HAVE_SPD_IN_CBFS
165
166config HAVE_SLP_S0_GATE
167 def_bool n
168
169config PCIEXP_DEFAULT_MAX_RESIZABLE_BAR_BITS
170 int
171 default 33
172
Shelley Chen9b230ae2023-09-15 16:01:31 -0700173endif # BOARD_GOOGLE_BROX_COMMON