blob: 3470a77eee7ab699f228fdee71837db9ea907abb [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer278534d2008-10-29 04:51:07 +00002
Edward O'Callaghana34a1da2014-06-01 16:09:21 +10003#ifndef NORTHBRIDGE_INTEL_I945_H
4#define NORTHBRIDGE_INTEL_I945_H
Stefan Reinauer278534d2008-10-29 04:51:07 +00005
Elyes Haouas1a847a12022-10-07 10:41:42 +02006#include <northbridge/intel/common/fixed_bars.h>
Antonello Dettoria1e1e5c2016-08-21 10:51:53 +02007#include <southbridge/intel/i82801gx/i82801gx.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +00008
Elyes Haouas1a847a12022-10-07 10:41:42 +02009#define DEFAULT_X60BAR 0xfed13000
10
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000011/* Everything below this line is ignored in the DSDT */
12#ifndef __ACPI__
13
Denis 'GNUtoo' Carikli7ed73942013-05-26 23:56:43 +020014/* Display defines for the interrupt 15h handler */
15#define INT15_5F35_CL_DISPLAY_DEFAULT 0
16#define INT15_5F35_CL_DISPLAY_CRT (1 << 0)
17#define INT15_5F35_CL_DISPLAY_TV (1 << 1)
18#define INT15_5F35_CL_DISPLAY_EFP (1 << 2)
19#define INT15_5F35_CL_DISPLAY_LCD (1 << 3)
20#define INT15_5F35_CL_DISPLAY_CRT2 (1 << 4)
21#define INT15_5F35_CL_DISPLAY_TV2 (1 << 5)
22#define INT15_5F35_CL_DISPLAY_EFP2 (1 << 6)
23#define INT15_5F35_CL_DISPLAY_LCD2 (1 << 7)
24
Stefan Reinauer278534d2008-10-29 04:51:07 +000025/* Device 0:0.0 PCI configuration space (Host Bridge) */
Angel Pons3580d812020-06-11 14:13:33 +020026#define HOST_BRIDGE PCI_DEV(0, 0, 0)
Stefan Reinauer278534d2008-10-29 04:51:07 +000027
28#define EPBAR 0x40
29#define MCHBAR 0x44
30#define PCIEXBAR 0x48
31#define DMIBAR 0x4c
32#define X60BAR 0x60
33
Uwe Hermanna1637292008-11-09 10:57:26 +000034#define GGC 0x52 /* GMCH Graphics Control */
Stefan Reinauer278534d2008-10-29 04:51:07 +000035
Uwe Hermanna1637292008-11-09 10:57:26 +000036#define DEVEN 0x54 /* Device Enable */
Stefan Reinauer278534d2008-10-29 04:51:07 +000037#define DEVEN_D0F0 (1 << 0)
38#define DEVEN_D1F0 (1 << 1)
39#define DEVEN_D2F0 (1 << 3)
40#define DEVEN_D2F1 (1 << 4)
Edward O'Callaghana34a1da2014-06-01 16:09:21 +100041
Stefan Reinauer278534d2008-10-29 04:51:07 +000042#ifndef BOARD_DEVEN
Arthur Heymans70a8e342017-03-09 11:30:23 +010043#define BOARD_DEVEN (DEVEN_D0F0 | DEVEN_D2F0 | DEVEN_D2F1)
Edward O'Callaghana34a1da2014-06-01 16:09:21 +100044#endif /* BOARD_DEVEN */
Stefan Reinauer278534d2008-10-29 04:51:07 +000045
Uwe Hermanna1637292008-11-09 10:57:26 +000046#define PAM0 0x90
47#define PAM1 0x91
48#define PAM2 0x92
49#define PAM3 0x93
50#define PAM4 0x94
51#define PAM5 0x95
52#define PAM6 0x96
Stefan Reinauer278534d2008-10-29 04:51:07 +000053
Uwe Hermanna1637292008-11-09 10:57:26 +000054#define LAC 0x97 /* Legacy Access Control */
55#define TOLUD 0x9c /* Top of Low Used Memory */
56#define SMRAM 0x9d /* System Management RAM Control */
Elyes HAOUAS8324d872018-01-19 12:52:25 +010057#define ESMRAMC 0x9e /* Extended System Management RAM Control */
Stefan Reinauer278534d2008-10-29 04:51:07 +000058
Uwe Hermanna1637292008-11-09 10:57:26 +000059#define TOM 0xa0
Stefan Reinauer278534d2008-10-29 04:51:07 +000060
Uwe Hermanna1637292008-11-09 10:57:26 +000061#define SKPAD 0xdc /* Scratchpad Data */
Stefan Reinauer278534d2008-10-29 04:51:07 +000062
63/* Device 0:1.0 PCI configuration space (PCI Express) */
64
Elyes HAOUASa6634f12018-11-24 10:26:04 +010065#define PCISTS1 0x06 /* 16bit */
Elyes HAOUASa6634f12018-11-24 10:26:04 +010066#define SSTS1 0x1e /* 16bit */
Elyes HAOUASa6634f12018-11-24 10:26:04 +010067#define PEG_CAP 0xa2 /* 16bit */
68#define DSTS 0xaa /* 16bit */
69#define SLOTCAP 0xb4 /* 32bit */
70#define SLOTSTS 0xba /* 16bit */
71#define PEG_LC 0xec /* 32bit */
72#define PVCCAP1 0x104 /* 32bit */
73#define VC0RCTL 0x114 /* 32bit */
74#define LE1D 0x150 /* 32bit */
75#define LE1A 0x158 /* 64bit */
76#define UESTS 0x1c4 /* 32bit */
77#define CESTS 0x1d0 /* 32bit */
78#define PEGTC 0x204 /* 32bit */
79#define PEGCC 0x208 /* 32bit */
Patrick Georgid3060ed2014-08-10 15:19:45 +020080#define PEGSTS 0x214 /* 32bit */
Stefan Reinauer278534d2008-10-29 04:51:07 +000081
Stefan Reinauer278534d2008-10-29 04:51:07 +000082/* Device 0:2.0 PCI configuration space (Graphics Device) */
Angel Pons3580d812020-06-11 14:13:33 +020083#define IGD_DEV PCI_DEV(0, 2, 0)
Stefan Reinauer278534d2008-10-29 04:51:07 +000084
Paul Menzeld235da12014-06-03 00:15:30 +020085#define GMADR 0x18
86#define GTTADR 0x1c
Paul Menzel50684632014-06-03 00:26:03 +020087#define BSM 0x5c
Uwe Hermanna1637292008-11-09 10:57:26 +000088#define GCFC 0xf0 /* Graphics Clock Frequency & Gating Control */
Stefan Reinauer278534d2008-10-29 04:51:07 +000089
Stefan Reinauer278534d2008-10-29 04:51:07 +000090/* Chipset Control Registers */
91#define FSBPMC3 0x40 /* 32bit */
92#define FSBPMC4 0x44 /* 32bit */
93#define FSBSNPCTL 0x48 /* 32bit */
94#define SLPCTL 0x90 /* 32bit */
95
96#define C0DRB0 0x100 /* 8bit */
97#define C0DRB1 0x101 /* 8bit */
98#define C0DRB2 0x102 /* 8bit */
99#define C0DRB3 0x103 /* 8bit */
100#define C0DRA0 0x108 /* 8bit */
101#define C0DRA2 0x109 /* 8bit */
102#define C0DCLKDIS 0x10c /* 8bit */
103#define C0BNKARC 0x10e /* 16bit */
104#define C0DRT0 0x110 /* 32bit */
105#define C0DRT1 0x114 /* 32bit */
106#define C0DRT2 0x118 /* 32bit */
107#define C0DRT3 0x11c /* 32bit */
108#define C0DRC0 0x120 /* 32bit */
109#define C0DRC1 0x124 /* 32bit */
110#define C0DRC2 0x128 /* 32bit */
111#define C0AIT 0x130 /* 64bit */
112#define C0DCCFT 0x138 /* 64bit */
113#define C0GTEW 0x140 /* 32bit */
114#define C0GTC 0x144 /* 32bit */
115#define C0DTPEW 0x148 /* 64bit */
116#define C0DTAEW 0x150 /* 64bit */
117#define C0DTC 0x158 /* 32bit */
118#define C0DMC 0x164 /* 32bit */
119#define C0ODT 0x168 /* 64bit */
120
121#define C1DRB0 0x180 /* 8bit */
122#define C1DRB1 0x181 /* 8bit */
123#define C1DRB2 0x182 /* 8bit */
124#define C1DRB3 0x183 /* 8bit */
125#define C1DRA0 0x188 /* 8bit */
Uwe Hermanna1637292008-11-09 10:57:26 +0000126#define C1DRA2 0x189 /* 8bit */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000127#define C1DCLKDIS 0x18c /* 8bit */
128#define C1BNKARC 0x18e /* 16bit */
129#define C1DRT0 0x190 /* 32bit */
130#define C1DRT1 0x194 /* 32bit */
131#define C1DRT2 0x198 /* 32bit */
132#define C1DRT3 0x19c /* 32bit */
133#define C1DRC0 0x1a0 /* 32bit */
134#define C1DRC1 0x1a4 /* 32bit */
135#define C1DRC2 0x1a8 /* 32bit */
136#define C1AIT 0x1b0 /* 64bit */
137#define C1DCCFT 0x1b8 /* 64bit */
138#define C1GTEW 0x1c0 /* 32bit */
139#define C1GTC 0x1c4 /* 32bit */
140#define C1DTPEW 0x1c8 /* 64bit */
141#define C1DTAEW 0x1d0 /* 64bit */
142#define C1DTC 0x1d8 /* 32bit */
143#define C1DMC 0x1e4 /* 32bit */
144#define C1ODT 0x1e8 /* 64bit */
145
146#define DCC 0x200 /* 32bit */
147#define CCCFT 0x208 /* 64bit */
148#define WCC 0x218 /* 32bit */
149#define MMARB0 0x220 /* 32bit */
150#define MMARB1 0x224 /* 32bit */
151#define SBTEST 0x230 /* 32bit */
152#define SBOCC 0x238 /* 32bit */
153#define ODTC 0x284 /* 32bit */
154#define SMVREFC 0x2a0 /* 32bit */
155#define DRTST 0x2a8 /* 32bit */
156#define REPC 0x2e0 /* 32bit */
157#define DQSMT 0x2f4 /* 16bit */
158#define RCVENMT 0x2f8 /* 32bit */
159
Uwe Hermanna1637292008-11-09 10:57:26 +0000160#define C0R0B00DQST 0x300 /* 64bit */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000161
162#define C0WL0REOST 0x340 /* 8bit */
163#define C0WL1REOST 0x341 /* 8bit */
164#define C0WL2REOST 0x342 /* 8bit */
165#define C0WL3REOST 0x343 /* 8bit */
166#define WDLLBYPMODE 0x360 /* 16bit */
167#define C0WDLLCMC 0x36c /* 32bit */
168#define C0HCTC 0x37c /* 8bit */
169
Uwe Hermanna1637292008-11-09 10:57:26 +0000170#define C1R0B00DQST 0x380 /* 64bit */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000171
172#define C1WL0REOST 0x3c0 /* 8bit */
173#define C1WL1REOST 0x3c1 /* 8bit */
174#define C1WL2REOST 0x3c2 /* 8bit */
175#define C1WL3REOST 0x3c3 /* 8bit */
176#define C1WDLLCMC 0x3ec /* 32bit */
177#define C1HCTC 0x3fc /* 8bit */
178
179#define GBRCOMPCTL 0x400 /* 32bit */
180
181#define SMSRCTL 0x408 /* XXX who knows */
182#define C0DRAMW 0x40c /* 16bit */
183#define G1SC 0x410 /* 8bit */
184#define G2SC 0x418 /* 8bit */
185#define G3SC 0x420 /* 8bit */
186#define G4SC 0x428 /* 8bit */
187#define G5SC 0x430 /* 8bit */
188#define G6SC 0x438 /* 8bit */
189
190#define C1DRAMW 0x48c /* 16bit */
191#define G7SC 0x490 /* 8bit */
192#define G8SC 0x498 /* 8bit */
193
194#define G1SRPUT 0x500 /* 256bit */
195#define G1SRPDT 0x520 /* 256bit */
196#define G2SRPUT 0x540 /* 256bit */
197#define G2SRPDT 0x560 /* 256bit */
198#define G3SRPUT 0x580 /* 256bit */
199#define G3SRPDT 0x5a0 /* 256bit */
200#define G4SRPUT 0x5c0 /* 256bit */
201#define G4SRPDT 0x5e0 /* 256bit */
202#define G5SRPUT 0x600 /* 256bit */
203#define G5SRPDT 0x620 /* 256bit */
204#define G6SRPUT 0x640 /* 256bit */
205#define G6SRPDT 0x660 /* 256bit */
206#define G7SRPUT 0x680 /* 256bit */
207#define G7SRPDT 0x6a0 /* 256bit */
208#define G8SRPUT 0x6c0 /* 256bit */
209#define G8SRPDT 0x6e0 /* 256bit */
210
211/* Clock Controls */
212#define CLKCFG 0xc00 /* 32bit */
213#define UPMC1 0xc14 /* 16bit */
214#define CPCTL 0xc16 /* 16bit */
215#define SSKPD 0xc1c /* 16bit (scratchpad) */
216#define UPMC2 0xc20 /* 16bit */
217#define UPMC4 0xc30 /* 32bit */
218#define PLLMON 0xc34 /* 32bit */
219#define HGIPMC2 0xc38 /* 32bit */
220
221/* Thermal Management Controls */
222#define TSC1 0xc88 /* 8bit */
223#define TSS1 0xc8a /* 8bit */
224#define TR1 0xc8b /* 8bit */
225#define TSTTP1 0xc8c /* 32bit */
226#define TCO1 0xc92 /* 8bit */
227#define THERM1_1 0xc94 /* 8bit */
228#define TCOF1 0xc96 /* 8bit */
229#define TIS1 0xc9a /* 16bit */
230#define TSTTP1_2 0xc9c /* 32bit */
231#define IUB 0xcd0 /* 32bit */
232#define TSC0_1 0xcd8 /* 8bit */
233#define TSS0 0xcda /* 8bit */
234#define TR0 0xcdb /* 8bit */
235#define TSTTP0_1 0xcdc /* 32bit */
236#define TCO0 0xce2 /* 8bit */
237#define THERM0_1 0xce4 /* 8bit */
238#define TCOF0 0xce6 /* 8bit */
239#define TIS0 0xcea /* 16bit */
240#define TSTTP0_2 0xcec /* 32bit */
241#define TERRCMD 0xcf0 /* 8bit */
242#define TSMICMD 0xcf1 /* 8bit */
243#define TSCICMD 0xcf2 /* 8bit */
244#define TINTRCMD 0xcf3 /* 8bit */
245#define EXTTSCS 0xcff /* 8bit */
246#define DFT_STRAP1 0xe08 /* 32bit */
247
248/* ACPI Power Management Controls */
249
250#define MIPMC3 0xbd8 /* 32bit */
251
252#define C2C3TT 0xf00 /* 32bit */
253#define C3C4TT 0xf04 /* 32bit */
254
255#define MIPMC4 0xf08 /* 16bit */
256#define MIPMC5 0xf0a /* 16bit */
257#define MIPMC6 0xf0c /* 16bit */
258#define MIPMC7 0xf0e /* 16bit */
259#define PMCFG 0xf10 /* 32bit */
260#define SLFRCS 0xf14 /* 32bit */
261#define GIPMC1 0xfb0 /* 32bit */
262#define FSBPMC1 0xfb8 /* 32bit */
263#define UPMC3 0xfc0 /* 32bit */
264#define ECO 0xffc /* 32bit */
265
266/*
267 * EPBAR - Egress Port Root Complex Register Block
268 */
269
Stefan Reinauer278534d2008-10-29 04:51:07 +0000270#define EPPVCCAP1 0x004 /* 32bit */
271#define EPPVCCAP2 0x008 /* 32bit */
272
273#define EPVC0RCAP 0x010 /* 32bit */
274#define EPVC0RCTL 0x014 /* 32bit */
275#define EPVC0RSTS 0x01a /* 16bit */
276
277#define EPVC1RCAP 0x01c /* 32bit */
278#define EPVC1RCTL 0x020 /* 32bit */
279#define EPVC1RSTS 0x026 /* 16bit */
280
281#define EPVC1MTS 0x028 /* 32bit */
282#define EPVC1IST 0x038 /* 64bit */
283
284#define EPESD 0x044 /* 32bit */
285
286#define EPLE1D 0x050 /* 32bit */
287#define EPLE1A 0x058 /* 64bit */
288#define EPLE2D 0x060 /* 32bit */
289#define EPLE2A 0x068 /* 64bit */
290
291#define PORTARB 0x100 /* 256bit */
292
Stefan Reinauer109ab312009-08-12 16:08:05 +0000293/*
Stefan Reinauer278534d2008-10-29 04:51:07 +0000294 * DMIBAR
295 */
296
Stefan Reinauer278534d2008-10-29 04:51:07 +0000297#define DMIVCECH 0x000 /* 32bit */
298#define DMIPVCCAP1 0x004 /* 32bit */
299#define DMIPVCCAP2 0x008 /* 32bit */
300
301#define DMIPVCCCTL 0x00c /* 16bit */
302
303#define DMIVC0RCAP 0x010 /* 32bit */
304#define DMIVC0RCTL0 0x014 /* 32bit */
305#define DMIVC0RSTS 0x01a /* 16bit */
306
307#define DMIVC1RCAP 0x01c /* 32bit */
308#define DMIVC1RCTL 0x020 /* 32bit */
309#define DMIVC1RSTS 0x026 /* 16bit */
310
311#define DMILE1D 0x050 /* 32bit */
312#define DMILE1A 0x058 /* 64bit */
313#define DMILE2D 0x060 /* 32bit */
314#define DMILE2A 0x068 /* 64bit */
315
316#define DMILCAP 0x084 /* 32bit */
317#define DMILCTL 0x088 /* 16bit */
318#define DMILSTS 0x08a /* 16bit */
319
320#define DMICTL1 0x0f0 /* 32bit */
321#define DMICTL2 0x0fc /* 32bit */
322
323#define DMICC 0x208 /* 32bit */
324
325#define DMIDRCCFG 0xeb4 /* 32bit */
326
Patrick Georgid0835952010-10-05 09:07:10 +0000327int i945_silicon_revision(void);
328void i945_early_initialization(void);
Vladimir Serbinenko55601882014-10-15 20:17:51 +0200329void i945_late_initialization(int s3resume);
Patrick Georgid0835952010-10-05 09:07:10 +0000330
Patrick Georgid0835952010-10-05 09:07:10 +0000331/* debugging functions */
332void print_pci_devices(void);
Arthur Heymans70a8e342017-03-09 11:30:23 +0100333void dump_pci_device(unsigned int dev);
Patrick Georgid0835952010-10-05 09:07:10 +0000334void dump_pci_devices(void);
Angel Ponsa60b42a2021-03-28 14:06:55 +0200335void dump_spd_registers(u8 spd_map[4]);
Kyösti Mälkki346d2012019-03-23 10:07:16 +0200336void sdram_dump_mchbar_registers(void);
Patrick Georgid0835952010-10-05 09:07:10 +0000337
Arthur Heymans874a8f92016-05-19 16:06:09 +0200338u32 decode_igd_memory_size(u32 gms);
Arthur Heymansf6d14772018-01-26 11:50:04 +0100339u32 decode_tseg_size(const u8 esmramc);
Arthur Heymans874a8f92016-05-19 16:06:09 +0200340
Arthur Heymansdc584c32019-11-12 20:37:21 +0100341/* Romstage mainboard callbacks */
342/* Optional: Override the default LPC config. */
343void mainboard_lpc_decode(void);
Arthur Heymansdc584c32019-11-12 20:37:21 +0100344/* Optional: mainboard specific init after console init and before raminit. */
345void mainboard_pre_raminit_config(int s3_resume);
346/* Mainboard specific RCBA init. Happens after raminit. */
347void mainboard_late_rcba_config(void);
348/* Optional: mainboard callback to get SPD map */
349void mainboard_get_spd_map(u8 spd_map[4]);
350
Edward O'Callaghana34a1da2014-06-01 16:09:21 +1000351#endif /* __ACPI__ */
352
353#endif /* NORTHBRIDGE_INTEL_I945_H */