blob: 110a9efc5317c672a411135bb0e2ff6c8ebb67c4 [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer43b29cf2009-03-06 19:11:52 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
16#include <console/console.h>
17#include <arch/io.h>
18#include <stdint.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000022#include <stdlib.h>
23#include <string.h>
Stefan Reinauerfd611f92013-02-27 23:45:20 +010024#include <cbmem.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000025#include <cpu/cpu.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070026#include <arch/acpi.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000027#include "i945.h"
28
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020029static int get_pcie_bar(u32 *base)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000030{
Elyes HAOUAS658a9342018-02-08 14:46:22 +010031 struct device *dev;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000032 u32 pciexbar_reg;
33
34 *base = 0;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000035
36 dev = dev_find_slot(0, PCI_DEVFN(0, 0));
37 if (!dev)
38 return 0;
Stefan Reinauer109ab312009-08-12 16:08:05 +000039
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000040 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000041
42 if (!(pciexbar_reg & (1 << 0)))
43 return 0;
44
45 switch ((pciexbar_reg >> 1) & 3) {
46 case 0: // 256MB
47 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020048 return 256;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000049 case 1: // 128M
50 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020051 return 128;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000052 case 2: // 64M
53 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26));
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +020054 return 64;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000055 }
56
57 return 0;
58}
59
Arthur Heymans794f56b2018-06-15 19:37:23 +020060static void mch_domain_read_resources(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +000061{
Arthur Heymansf6d14772018-01-26 11:50:04 +010062 uint32_t pci_tolm, tseg_sizek;
63 uint8_t tolud;
Stefan Reinauer278534d2008-10-29 04:51:07 +000064 uint16_t reg16;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030065 unsigned long long tomk, tomk_stolen;
Kyösti Mälkkif7bfc342013-10-18 11:02:46 +030066 uint64_t uma_memory_base = 0, uma_memory_size = 0;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030067 uint64_t tseg_memory_base = 0, tseg_memory_size = 0;
Stefan Reinauer278534d2008-10-29 04:51:07 +000068
Arthur Heymans794f56b2018-06-15 19:37:23 +020069 pci_domain_read_resources(dev);
70
Stefan Reinauer71a3d962009-07-21 21:44:24 +000071 /* Can we find out how much memory we can use at most
72 * this way?
73 */
Myles Watson894a3472010-06-09 22:41:35 +000074 pci_tolm = find_pci_tolm(dev->link_list);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000075 printk(BIOS_DEBUG, "pci_tolm: 0x%x\n", pci_tolm);
Stefan Reinauer278534d2008-10-29 04:51:07 +000076
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000077 printk(BIOS_SPEW, "Base of stolen memory: 0x%08x\n",
Paul Menzel355ce382014-05-30 13:58:59 +020078 pci_read_config32(dev_find_slot(0, PCI_DEVFN(2, 0)), BSM));
Stefan Reinauer278534d2008-10-29 04:51:07 +000079
Paul Menzel66f10b12014-05-25 13:50:14 +020080 tolud = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), TOLUD);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000081 printk(BIOS_SPEW, "Top of Low Used DRAM: 0x%08x\n", tolud << 24);
Stefan Reinauer278534d2008-10-29 04:51:07 +000082
83 tomk = tolud << 14;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030084 tomk_stolen = tomk;
Stefan Reinauer278534d2008-10-29 04:51:07 +000085
86 /* Note: subtract IGD device and TSEG */
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030087 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
88 if (!(reg16 & 2)) {
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030089 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
Arthur Heymans874a8f92016-05-19 16:06:09 +020090 int uma_size = decode_igd_memory_size((reg16 >> 4) & 7);
Kyösti Mälkki15935eb2014-05-31 16:07:14 +030091
92 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
93 tomk_stolen -= uma_size;
94
95 /* For reserving UMA memory in the memory map */
96 uma_memory_base = tomk_stolen * 1024ULL;
97 uma_memory_size = uma_size * 1024ULL;
98 }
99
Arthur Heymansf6d14772018-01-26 11:50:04 +0100100 tseg_sizek = decode_tseg_size(pci_read_config8(dev_find_slot(0,
101 PCI_DEVFN(0, 0)), ESMRAMC)) >> 10;
102 printk(BIOS_DEBUG, "TSEG decoded, subtracting %dM\n", tseg_sizek >> 10);
103 tomk_stolen -= tseg_sizek;
104 tseg_memory_base = tomk_stolen * 1024ULL;
105 tseg_memory_size = tseg_sizek * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000106
Stefan Reinauer278534d2008-10-29 04:51:07 +0000107 /* The following needs to be 2 lines, otherwise the second
108 * number is always 0
109 */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300110 printk(BIOS_INFO, "Available memory: %dK", (uint32_t)tomk_stolen);
111 printk(BIOS_INFO, " (%dM)\n", (uint32_t)(tomk_stolen >> 10));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000112
113 /* Report the memory regions */
114 ram_resource(dev, 3, 0, 640);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000115 ram_resource(dev, 4, 768, (tomk - 768));
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300116 uma_resource(dev, 5, uma_memory_base >> 10, uma_memory_size >> 10);
117 mmio_resource(dev, 6, tseg_memory_base >> 10, tseg_memory_size >> 10);
Arthur Heymans794f56b2018-06-15 19:37:23 +0200118}
119
120static void mch_domain_set_resources(struct device *dev)
121{
122 struct resource *res;
123
124 for (res = dev->resource_list; res; res = res->next)
125 report_resource_stored(dev, res, "");
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300126
Myles Watson894a3472010-06-09 22:41:35 +0000127 assign_resources(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000128}
129
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100130static const char *northbridge_acpi_name(const struct device *dev)
131{
132 if (dev->path.type == DEVICE_PATH_DOMAIN)
133 return "PCI0";
134
135 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
136 return NULL;
137
138 switch (dev->path.pci.devfn) {
139 case PCI_DEVFN(0, 0):
140 return "MCHC";
141 }
142
143 return NULL;
144}
145
Stefan Reinauer278534d2008-10-29 04:51:07 +0000146 /* TODO We could determine how many PCIe busses we need in
147 * the bar. For now that number is hardcoded to a max of 64.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000148 * See e7525/northbridge.c for an example.
Stefan Reinauer278534d2008-10-29 04:51:07 +0000149 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000150static struct device_operations pci_domain_ops = {
Arthur Heymans794f56b2018-06-15 19:37:23 +0200151 .read_resources = mch_domain_read_resources,
152 .set_resources = mch_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000153 .enable_resources = NULL,
154 .init = NULL,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000155 .scan_bus = pci_domain_scan_bus,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100156 .acpi_name = northbridge_acpi_name,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000157};
158
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100159static void mc_read_resources(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000160{
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200161 u32 pcie_config_base;
162 int buses;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000163
164 pci_dev_read_resources(dev);
165
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200166 buses = get_pcie_bar(&pcie_config_base);
167 if (buses) {
Kyösti Mälkki27198ac2016-12-02 14:38:13 +0200168 struct resource *resource = new_resource(dev, PCIEXBAR);
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200169 mmconf_resource_init(resource, pcie_config_base, buses);
170 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000171}
172
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100173static void intel_set_subsystem(struct device *dev, unsigned int vendor,
Arthur Heymans70a8e342017-03-09 11:30:23 +0100174 unsigned int device)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000175{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000176 if (!vendor || !device) {
177 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
178 pci_read_config32(dev, PCI_VENDOR_ID));
179 } else {
180 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
181 ((device & 0xffff) << 16) | (vendor & 0xffff));
182 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000183}
Stefan Reinauer278534d2008-10-29 04:51:07 +0000184static struct pci_operations intel_pci_ops = {
185 .set_subsystem = intel_set_subsystem,
186};
187
188static struct device_operations mc_ops = {
189 .read_resources = mc_read_resources,
Kyösti Mälkki27198ac2016-12-02 14:38:13 +0200190 .set_resources = pci_dev_set_resources,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000191 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200192 .acpi_fill_ssdt_generator = generate_cpu_entries,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000193 .scan_bus = 0,
194 .ops_pci = &intel_pci_ops,
195};
196
Nico Huber04be6b52016-10-22 20:01:34 +0200197static const unsigned short pci_device_ids[] = {
198 0x2770, /* desktop */
199 0x27a0, 0x27ac, /* mobile */
200 0 };
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100201
Stefan Reinauer278534d2008-10-29 04:51:07 +0000202static const struct pci_driver mc_driver __pci_driver = {
203 .ops = &mc_ops,
204 .vendor = PCI_VENDOR_ID_INTEL,
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100205 .devices = pci_device_ids,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000206};
207
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100208static void cpu_bus_init(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000209{
Myles Watson894a3472010-06-09 22:41:35 +0000210 initialize_cpus(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000211}
212
Stefan Reinauer278534d2008-10-29 04:51:07 +0000213static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100214 .read_resources = DEVICE_NOOP,
215 .set_resources = DEVICE_NOOP,
216 .enable_resources = DEVICE_NOOP,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000217 .init = cpu_bus_init,
218 .scan_bus = 0,
219};
220
Elyes HAOUAS658a9342018-02-08 14:46:22 +0100221static void enable_dev(struct device *dev)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000222{
223 /* Set the operations if it is a special bus type */
Arthur Heymans70a8e342017-03-09 11:30:23 +0100224 if (dev->path.type == DEVICE_PATH_DOMAIN)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000225 dev->ops = &pci_domain_ops;
Arthur Heymans70a8e342017-03-09 11:30:23 +0100226 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Stefan Reinauer278534d2008-10-29 04:51:07 +0000227 dev->ops = &cpu_bus_ops;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000228}
229
230struct chip_operations northbridge_intel_i945_ops = {
231 CHIP_NAME("Intel i945 Northbridge")
232 .enable_dev = enable_dev,
233};