blob: 58342795b23851980e42264a271c5f7c4ffaf9da [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammit62477932015-05-03 21:34:38 +10002
Damien Zammit62477932015-05-03 21:34:38 +10003#define __SIMPLE_DEVICE__
4
Kyösti Mälkkia963acd2019-08-16 20:34:25 +03005#include <arch/romstage.h>
Angel Pons69356482020-08-03 15:16:12 +02006#include <commonlib/helpers.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02007#include <device/pci_ops.h>
Damien Zammitf7060f12015-11-14 00:59:21 +11008#include <device/device.h>
9#include <device/pci_def.h>
10#include <console/console.h>
Damien Zammit62477932015-05-03 21:34:38 +100011#include <cbmem.h>
12#include <northbridge/intel/pineview/pineview.h>
Arthur Heymans62e784b2017-04-21 15:54:44 +020013#include <cpu/x86/mtrr.h>
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030014#include <cpu/x86/smm.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030015#include <cpu/intel/smm_reloc.h>
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +030016#include <stdint.h>
Damien Zammit62477932015-05-03 21:34:38 +100017
Damien Zammitf7060f12015-11-14 00:59:21 +110018/** Decodes used Graphics Mode Select (GMS) to kilobytes. */
19u32 decode_igd_memory_size(const u32 gms)
Damien Zammit62477932015-05-03 21:34:38 +100020{
Angel Pons39ff7032020-03-09 21:39:44 +010021 const u32 gmssize[] = {0, 1, 4, 8, 16, 32, 48, 64, 128, 256};
Damien Zammitf7060f12015-11-14 00:59:21 +110022
23 if (gms > 9) {
24 printk(BIOS_DEBUG, "Bad Graphics Mode Select (GMS) value.\n");
25 return 0;
26 }
27 return gmssize[gms] << 10;
28}
29
30/** Decodes used Graphics Stolen Memory (GSM) to kilobytes. */
31u32 decode_igd_gtt_size(const u32 gsm)
32{
Angel Pons39ff7032020-03-09 21:39:44 +010033 const u8 gsmsize[] = {0, 1, 0, 0};
Damien Zammitf7060f12015-11-14 00:59:21 +110034
35 if (gsm > 3) {
36 printk(BIOS_DEBUG, "Bad Graphics Stolen Memory (GSM) value.\n");
37 return 0;
38 }
39 return (u32)(gsmsize[gsm] << 10);
Damien Zammit62477932015-05-03 21:34:38 +100040}
Arthur Heymans62e784b2017-04-21 15:54:44 +020041
Arthur Heymansde6bda62018-04-10 13:40:39 +020042/** Decodes used TSEG size to bytes. */
43static u32 decode_tseg_size(const u32 esmramc)
44{
45 if (!(esmramc & 1))
46 return 0;
47
48 switch ((esmramc >> 1) & 3) {
49 case 0:
Angel Pons69356482020-08-03 15:16:12 +020050 return 1 * MiB;
Arthur Heymansde6bda62018-04-10 13:40:39 +020051 case 1:
Angel Pons69356482020-08-03 15:16:12 +020052 return 2 * MiB;
Arthur Heymansde6bda62018-04-10 13:40:39 +020053 case 2:
Angel Pons69356482020-08-03 15:16:12 +020054 return 8 * MiB;
Arthur Heymansde6bda62018-04-10 13:40:39 +020055 case 3:
56 default:
57 die("Bad TSEG setting.\n");
58 }
59}
60
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030061static size_t northbridge_get_tseg_size(void)
Arthur Heymansde6bda62018-04-10 13:40:39 +020062{
Angel Pons39ff7032020-03-09 21:39:44 +010063 const u8 esmramc = pci_read_config8(HOST_BRIDGE, ESMRAMC);
Arthur Heymansde6bda62018-04-10 13:40:39 +020064 return decode_tseg_size(esmramc);
65}
66
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030067static uintptr_t northbridge_get_tseg_base(void)
Arthur Heymansde6bda62018-04-10 13:40:39 +020068{
Angel Pons39ff7032020-03-09 21:39:44 +010069 return pci_read_config32(HOST_BRIDGE, TSEG);
Arthur Heymansde6bda62018-04-10 13:40:39 +020070}
71
Angel Pons39ff7032020-03-09 21:39:44 +010072/*
73 * Depending of UMA and TSEG configuration, TSEG might start at any 1 MiB alignment.
74 * As this may cause very greedy MTRR setup, push CBMEM top downwards to 4 MiB boundary.
Arthur Heymans62e784b2017-04-21 15:54:44 +020075 */
Arthur Heymans340e4b82019-10-23 17:25:58 +020076void *cbmem_top_chipset(void)
Arthur Heymans62e784b2017-04-21 15:54:44 +020077{
Angel Pons39ff7032020-03-09 21:39:44 +010078 return (void *) ALIGN_DOWN(northbridge_get_tseg_base(), 4 * MiB);
Arthur Heymansde6bda62018-04-10 13:40:39 +020079
Arthur Heymans62e784b2017-04-21 15:54:44 +020080}
81
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030082void smm_region(uintptr_t *start, size_t *size)
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +030083{
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030084 *start = northbridge_get_tseg_base();
Angel Pons39ff7032020-03-09 21:39:44 +010085 *size = northbridge_get_tseg_size();
Kyösti Mälkkiaba8fb12019-08-02 06:11:28 +030086}
87
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030088void fill_postcar_frame(struct postcar_frame *pcf)
Arthur Heymans62e784b2017-04-21 15:54:44 +020089{
Arthur Heymans62e784b2017-04-21 15:54:44 +020090 uintptr_t top_of_ram;
91
Angel Pons39ff7032020-03-09 21:39:44 +010092 /*
93 * Cache 8 MiB region below the top of RAM and 2 MiB above top of RAM to cover both
94 * CBMEM and the TSEG region.
Arthur Heymans62e784b2017-04-21 15:54:44 +020095 */
96 top_of_ram = (uintptr_t)cbmem_top();
Angel Pons39ff7032020-03-09 21:39:44 +010097 postcar_frame_add_mtrr(pcf, top_of_ram - 8 * MiB, 8 * MiB, MTRR_TYPE_WRBACK);
98 postcar_frame_add_mtrr(pcf, northbridge_get_tseg_base(), northbridge_get_tseg_size(),
99 MTRR_TYPE_WRBACK);
Arthur Heymans62e784b2017-04-21 15:54:44 +0200100}