blob: 00e552be775b9145cbb5212bee0f36fe70d535d1 [file] [log] [blame]
Uwe Hermannc73fca32008-12-05 14:15:17 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Uwe Hermannc73fca32008-12-05 14:15:17 +000021#include <stdint.h>
22#include <device/pci_def.h>
23#include <arch/io.h>
24#include <device/pnp_def.h>
25#include <arch/romcc_io.h>
26#include <arch/hlt.h>
27#include <stdlib.h>
28#include "pc80/serial.c"
Patrick Georgi12584e22010-05-08 09:14:51 +000029#include <console/console.h>
Stefan Reinauerc13093b2009-09-23 18:51:03 +000030#include "lib/ramtest.c"
Uwe Hermannc73fca32008-12-05 14:15:17 +000031#include "superio/smsc/smscsuperio/smscsuperio_early_serial.c"
32#include "northbridge/intel/i82810/raminit.h"
33#include "cpu/x86/mtrr/earlymtrr.c"
34#include "cpu/x86/bist.h"
Stefan Reinauer138be832010-02-27 01:50:21 +000035#include "southbridge/intel/i82801ax/i82801ax_early_smbus.c"
Uwe Hermannc73fca32008-12-05 14:15:17 +000036#include "pc80/udelay_io.c"
37#include "northbridge/intel/i82810/raminit.c"
38
39#define SERIAL_DEV PNP_DEV(0x2e, SMSCSUPERIO_SP1)
40
41static void main(unsigned long bist)
42{
43 if (bist == 0)
44 early_mtrr_init();
45
Stefan Reinauer08670622009-06-30 15:17:49 +000046 smscsuperio_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermannc73fca32008-12-05 14:15:17 +000047 uart_init();
48 console_init();
49
50 enable_smbus();
51
52 report_bist_failure(bist);
53
54 /* dump_spd_registers(); */
55 sdram_set_registers();
56 sdram_set_spd_registers();
57 sdram_enable();
58 /* ram_check(0, 640 * 1024); */
59}
Stefan Reinauer798ef282010-03-29 22:08:01 +000060