blob: de793e9b8a0147c32e17e089ba1c8b3a5ae62cf1 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Anton Kochkov7c634ae2011-06-20 23:14:22 +04002
3#include "msrtool.h"
4
Anton Kochkov59b36f12012-07-21 07:29:48 +04005int intel_pentium4_later_probe(const struct targetdef *target, const struct cpuid_t *id) {
Lubomir Rintel199a23c2017-01-22 22:19:24 +01006 return ((VENDOR_INTEL == id->vendor) &&
7 (0xf == id->family) && (
Anton Kochkovffbbecc2012-07-04 07:31:37 +04008 (0x3 == id->model) ||
9 (0x4 == id->model)
10 ));
Anton Kochkov7c634ae2011-06-20 23:14:22 +040011}
12
13const struct msrdef intel_pentium4_later_msrs[] = {
Patrick Georgi5c65d002020-01-29 13:45:45 +010014 {0x0, MSRTYPE_RDWR, MSR2(0, 0), "IA32_P5_MC_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040015 { BITS_EOT }
16 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010017 {0x1, MSRTYPE_RDWR, MSR2(0, 0), "IA32_P5_MC_TYPE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040018 { BITS_EOT }
19 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010020 {0x6, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MONITOR_FILTER_LINE_SIZE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040021 { BITS_EOT }
22 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010023 {0x10, MSRTYPE_RDWR, MSR2(0, 0), "IA32_TIME_STAMP_COUNTER", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020024 { BITS_EOT }
25 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010026 {0x17, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PLATFORM_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040027 { BITS_EOT }
28 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010029 {0x1b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_APIC_BASE", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020030 { BITS_EOT }
31 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010032 {0x2a, MSRTYPE_RDWR, MSR2(0, 0), "MSR_EBC_HARD_POWERON", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040033 { BITS_EOT }
34 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010035 {0x2b, MSRTYPE_RDWR, MSR2(0, 0), "MSR_EBC_SOFT_POWERON", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040036 { BITS_EOT }
37 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010038 {0x2c, MSRTYPE_RDWR, MSR2(0, 0), "MSR_EBC_FREQUENCY_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040039 { BITS_EOT }
40 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010041 {0x3a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_FEATURE_CONTROL", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020042 { BITS_EOT }
43 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010044 {0x79, MSRTYPE_RDWR, MSR2(0, 0), "IA32_BIOS_UPDT_TRIG", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020045 { BITS_EOT }
46 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010047 {0x8b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_BIOS_SIGN_ID", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020048 { BITS_EOT }
49 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010050 {0x9b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_SMM_MONITOR_CTL", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020051 { BITS_EOT }
52 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010053 {0xfe, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRRCAP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020054 { BITS_EOT }
55 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010056 {0x174, MSRTYPE_RDWR, MSR2(0, 0), "IA32_SYSENTER_CS", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020057 { BITS_EOT }
58 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010059 {0x175, MSRTYPE_RDWR, MSR2(0, 0), "IA32_SYSENTER_ESP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020060 { BITS_EOT }
61 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010062 {0x176, MSRTYPE_RDWR, MSR2(0, 0), "IA32_SYSENTER_EIP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020063 { BITS_EOT }
64 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010065 {0x179, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_CAP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020066 { BITS_EOT }
67 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010068 {0x17a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_STATUS", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020069 { BITS_EOT }
70 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010071 {0x17b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_CTL", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020072 { BITS_EOT }
73 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010074 {0x180, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RAX", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020075 { BITS_EOT }
76 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010077 {0x181, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RBX", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020078 { BITS_EOT }
79 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010080 {0x182, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RCX", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020081 { BITS_EOT }
82 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010083 {0x183, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RDX", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020084 { BITS_EOT }
85 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010086 {0x184, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RSI", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020087 { BITS_EOT }
88 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010089 {0x185, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RDI", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020090 { BITS_EOT }
91 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010092 {0x186, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RBP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020093 { BITS_EOT }
94 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010095 {0x187, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RSP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020096 { BITS_EOT }
97 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010098 {0x188, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RFLAGS", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +020099 { BITS_EOT }
100 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100101 {0x189, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RIP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200102 { BITS_EOT }
103 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100104 {0x18a, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_MISC", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200105 { BITS_EOT }
106 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100107 {0x18b, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RESERVED1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200108 { BITS_EOT }
109 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100110 {0x18c, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RESERVED2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200111 { BITS_EOT }
112 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100113 {0x18d, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RESERVED3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200114 { BITS_EOT }
115 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100116 {0x18e, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RESERVED4", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200117 { BITS_EOT }
118 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100119 {0x18f, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_RESERVED5", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200120 { BITS_EOT }
121 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100122 {0x190, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R8", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200123 { BITS_EOT }
124 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100125 {0x191, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R9", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200126 { BITS_EOT }
127 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100128 {0x192, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R10", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200129 { BITS_EOT }
130 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100131 {0x193, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R11", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200132 { BITS_EOT }
133 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100134 {0x194, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R12", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200135 { BITS_EOT }
136 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100137 {0x195, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R13", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200138 { BITS_EOT }
139 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100140 {0x196, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R14", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200141 { BITS_EOT }
142 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100143 {0x197, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MCG_R15", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200144 { BITS_EOT }
145 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100146 {0x198, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_STATUS", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200147 { BITS_EOT }
148 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100149 {0x199, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_CTL", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200150 { BITS_EOT }
151 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100152 {0x19a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_CLOCK_MODULATION", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200153 { BITS_EOT }
154 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100155 {0x19b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_THERM_INTERRUPT", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200156 { BITS_EOT }
157 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100158 {0x19c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_THERM_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400159 { BITS_EOT }
160 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100161 {0x19d, MSRTYPE_RDWR, MSR2(0, 0), "MSR_THERM2_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400162 { BITS_EOT }
163 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100164 {0x1a0, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MISC_ENABLE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400165 { BITS_EOT }
166 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100167 {0x1a1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_PLATFORM_BRV", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400168 { BITS_EOT }
169 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100170 {0x1d7, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LER_FROM_LIP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200171 { BITS_EOT }
172 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100173 {0x1d8, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LER_TO_LIP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200174 { BITS_EOT }
175 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100176 {0x1d9, MSRTYPE_RDWR, MSR2(0, 0), "MSR_DEBUGCTLA", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200177 { BITS_EOT }
178 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100179 {0x1da, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200180 { BITS_EOT }
181 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100182 {0x1db, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200183 { BITS_EOT }
184 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100185 {0x1dd, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200186 { BITS_EOT }
187 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100188 {0x1de, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200189 { BITS_EOT }
190 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100191 {0x200, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400192 { BITS_EOT }
193 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100194 {0x201, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400195 { BITS_EOT }
196 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100197 {0x202, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400198 { BITS_EOT }
199 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100200 {0x203, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400201 { BITS_EOT }
202 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100203 {0x204, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400204 { BITS_EOT }
205 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100206 {0x205, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400207 { BITS_EOT }
208 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100209 {0x206, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400210 { BITS_EOT }
211 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100212 {0x207, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400213 { BITS_EOT }
214 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100215 {0x208, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400216 { BITS_EOT }
217 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100218 {0x209, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400219 { BITS_EOT }
220 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100221 {0x20a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400222 { BITS_EOT }
223 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100224 {0x20b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400225 { BITS_EOT }
226 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100227 {0x20c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400228 { BITS_EOT }
229 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100230 {0x20d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400231 { BITS_EOT }
232 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100233 {0x20e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400234 { BITS_EOT }
235 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100236 {0x20f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400237 { BITS_EOT }
238 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100239 {0x250, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX64K_00000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400240 { BITS_EOT }
241 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100242 {0x258, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_80000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400243 { BITS_EOT }
244 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100245 {0x259, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_A0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400246 { BITS_EOT }
247 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100248 {0x268, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400249 { BITS_EOT }
250 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100251 {0x269, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400252 { BITS_EOT }
253 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100254 {0x26a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400255 { BITS_EOT }
256 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100257 {0x26b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400258 { BITS_EOT }
259 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100260 {0x26c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400261 { BITS_EOT }
262 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100263 {0x26d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400264 { BITS_EOT }
265 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100266 {0x26e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400267 { BITS_EOT }
268 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100269 {0x26f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400270 { BITS_EOT }
271 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100272 {0x277, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PAT", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200273 { BITS_EOT }
274 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100275 {0x2ff, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_DEF_TYPE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400276 { BITS_EOT }
277 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100278 {0x300, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_COUNTER0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400279 { BITS_EOT }
280 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100281 {0x301, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_COUNTER1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400282 { BITS_EOT }
283 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100284 {0x302, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_COUNTER2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400285 { BITS_EOT }
286 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100287 {0x303, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_COUNTER3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400288 { BITS_EOT }
289 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100290 {0x304, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_COUNTER0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200291 { BITS_EOT }
292 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100293 {0x305, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_COUNTER1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200294 { BITS_EOT }
295 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100296 {0x306, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_COUNTER2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200297 { BITS_EOT }
298 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100299 {0x307, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_COUNTER3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200300 { BITS_EOT }
301 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100302 {0x308, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_COUNTER0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200303 { BITS_EOT }
304 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100305 {0x309, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_COUNTER1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200306 { BITS_EOT }
307 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100308 {0x30a, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_COUNTER2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200309 { BITS_EOT }
310 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100311 {0x30b, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_COUNTER3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200312 { BITS_EOT }
313 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100314 {0x30c, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200315 { BITS_EOT }
316 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100317 {0x30d, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200318 { BITS_EOT }
319 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100320 {0x30e, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200321 { BITS_EOT }
322 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100323 {0x30f, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200324 { BITS_EOT }
325 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100326 {0x310, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER4", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200327 { BITS_EOT }
328 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100329 {0x311, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_COUNTER5", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200330 { BITS_EOT }
331 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100332 {0x360, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_CCCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200333 { BITS_EOT }
334 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100335 {0x361, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_CCCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200336 { BITS_EOT }
337 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100338 {0x362, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_CCCR2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200339 { BITS_EOT }
340 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100341 {0x363, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_CCCR3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200342 { BITS_EOT }
343 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100344 {0x364, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_CCCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200345 { BITS_EOT }
346 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100347 {0x365, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_CCCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200348 { BITS_EOT }
349 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100350 {0x366, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_CCCR2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200351 { BITS_EOT }
352 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100353 {0x367, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_CCCR3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200354 { BITS_EOT }
355 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100356 {0x368, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_CCCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200357 { BITS_EOT }
358 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100359 {0x369, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_CCCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200360 { BITS_EOT }
361 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100362 {0x36a, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_CCCR2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200363 { BITS_EOT }
364 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100365 {0x36b, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_CCCR3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200366 { BITS_EOT }
367 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100368 {0x36c, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200369 { BITS_EOT }
370 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100371 {0x36d, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200372 { BITS_EOT }
373 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100374 {0x36e, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200375 { BITS_EOT }
376 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100377 {0x36f, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200378 { BITS_EOT }
379 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100380 {0x370, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR4", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200381 { BITS_EOT }
382 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100383 {0x371, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_CCCR5", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200384 { BITS_EOT }
385 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100386 {0x3a0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BSU_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200387 { BITS_EOT }
388 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100389 {0x3a1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BSU_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200390 { BITS_EOT }
391 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100392 {0x3a2, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FSB_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200393 { BITS_EOT }
394 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100395 {0x3a3, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FSB_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200396 { BITS_EOT }
397 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100398 {0x3a4, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FIRM_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200399 { BITS_EOT }
400 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100401 {0x3a5, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FIRM_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200402 { BITS_EOT }
403 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100404 {0x3a6, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200405 { BITS_EOT }
406 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100407 {0x3a7, MSRTYPE_RDWR, MSR2(0, 0), "MSR_FLAME_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200408 { BITS_EOT }
409 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100410 {0x3a8, MSRTYPE_RDWR, MSR2(0, 0), "MSR_DAC_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200411 { BITS_EOT }
412 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100413 {0x3a9, MSRTYPE_RDWR, MSR2(0, 0), "MSR_DAC_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200414 { BITS_EOT }
415 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100416 {0x3aa, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MOB_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200417 { BITS_EOT }
418 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100419 {0x3ab, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MOB_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200420 { BITS_EOT }
421 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100422 {0x3ac, MSRTYPE_RDWR, MSR2(0, 0), "MSR_PMH_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200423 { BITS_EOT }
424 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100425 {0x3ad, MSRTYPE_RDWR, MSR2(0, 0), "MSR_PMH_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200426 { BITS_EOT }
427 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100428 {0x3ae, MSRTYPE_RDWR, MSR2(0, 0), "MSR_SAAT_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200429 { BITS_EOT }
430 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100431 {0x3af, MSRTYPE_RDWR, MSR2(0, 0), "MSR_SAAT_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200432 { BITS_EOT }
433 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100434 {0x3b0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_U2L_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200435 { BITS_EOT }
436 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100437 {0x3b1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_U2L_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200438 { BITS_EOT }
439 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100440 {0x3b2, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200441 { BITS_EOT }
442 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100443 {0x3b3, MSRTYPE_RDWR, MSR2(0, 0), "MSR_BPU_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200444 { BITS_EOT }
445 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100446 {0x3b4, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IS_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200447 { BITS_EOT }
448 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100449 {0x3b5, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IS_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200450 { BITS_EOT }
451 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100452 {0x3b6, MSRTYPE_RDWR, MSR2(0, 0), "MSR_ITLB_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200453 { BITS_EOT }
454 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100455 {0x3b7, MSRTYPE_RDWR, MSR2(0, 0), "MSR_ITLB_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200456 { BITS_EOT }
457 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100458 {0x3b8, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200459 { BITS_EOT }
460 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100461 {0x3b9, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200462 { BITS_EOT }
463 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100464 {0x3ba, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200465 { BITS_EOT }
466 }},
467 /* MSR_IQ_ESCR1 MSR is not available on later processors.
468 It is only available on processor family 0FH, models 01H-02H */
Patrick Georgi5c65d002020-01-29 13:45:45 +0100469 //{0x3bb, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IQ_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200470 // { BITS_EOT }
471 //}},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100472 {0x3bc, MSRTYPE_RDWR, MSR2(0, 0), "MSR_RAT_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200473 { BITS_EOT }
474 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100475 {0x3bd, MSRTYPE_RDWR, MSR2(0, 0), "MSR_RAT_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200476 { BITS_EOT }
477 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100478 {0x3be, MSRTYPE_RDWR, MSR2(0, 0), "MSR_SSU_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200479 { BITS_EOT }
480 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100481 {0x3c0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200482 { BITS_EOT }
483 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100484 {0x3c1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_MS_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200485 { BITS_EOT }
486 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100487 {0x3c2, MSRTYPE_RDWR, MSR2(0, 0), "MSR_TBPU_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200488 { BITS_EOT }
489 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100490 {0x3c3, MSRTYPE_RDWR, MSR2(0, 0), "MSR_TBPU_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200491 { BITS_EOT }
492 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100493 {0x3c4, MSRTYPE_RDWR, MSR2(0, 0), "MSR_TC_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200494 { BITS_EOT }
495 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100496 {0x3c5, MSRTYPE_RDWR, MSR2(0, 0), "MSR_TC_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200497 { BITS_EOT }
498 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100499 {0x3c8, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IX_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200500 { BITS_EOT }
501 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100502 {0x3c9, MSRTYPE_RDWR, MSR2(0, 0), "MSR_IX_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200503 { BITS_EOT }
504 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100505 {0x3ca, MSRTYPE_RDWR, MSR2(0, 0), "MSR_ALF_ESCR0", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200506 { BITS_EOT }
507 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100508 {0x3cb, MSRTYPE_RDWR, MSR2(0, 0), "MSR_ALF_ESCR1", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200509 { BITS_EOT }
510 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100511 {0x3cc, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR2", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200512 { BITS_EOT }
513 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100514 {0x3cd, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR3", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200515 { BITS_EOT }
516 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100517 {0x3e0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR4", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200518 { BITS_EOT }
519 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100520 {0x3e1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_CRU_ESCR5", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200521 { BITS_EOT }
522 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100523 {0x3f0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_TC_PRECISE_EVENT", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200524 { BITS_EOT }
525 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100526 {0x3f1, MSRTYPE_RDWR, MSR2(0, 0), "MSR_PEBS_ENABLE", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200527 { BITS_EOT }
528 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100529 {0x3f2, MSRTYPE_RDWR, MSR2(0, 0), "MSR_PEBS_MATRIX_VERT", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200530 { BITS_EOT }
531 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100532 {0x400, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400533 { BITS_EOT }
534 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100535 {0x401, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400536 { BITS_EOT }
537 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100538 {0x402, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400539 { BITS_EOT }
540 }},
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200541 /* The IA32_MC0_MISC MSR is either not implemented or does
542 not contain additional information if the MISCV flag in
543 the IA32_MC0_STATUS register is clear. When not implemented
544 in the processor, all reads and writes to this MSR will
545 cause a generalprotection exception. */
Patrick Georgi5c65d002020-01-29 13:45:45 +0100546 //{0x403, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_MISC", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200547 // { BITS_EOT }
548 //}},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100549 {0x404, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC1_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400550 { BITS_EOT }
551 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100552 {0x405, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC1_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400553 { BITS_EOT }
554 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100555 {0x406, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC1_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400556 { BITS_EOT }
557 }},
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200558 /* The IA32_MC1_MISC MSR is either not implemented or does
559 not contain additional information if the MISCV flag in
560 the IA32_MC1_STATUS register is clear. When not implemented
561 in the processor, all reads and writes to this MSR will
562 cause a generalprotection exception.*/
Patrick Georgi5c65d002020-01-29 13:45:45 +0100563 //{0x407, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC1_MISC", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200564 // { BITS_EOT }
565 //}},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100566 {0x408, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC2_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400567 { BITS_EOT }
568 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100569 {0x409, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC2_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400570 { BITS_EOT }
571 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100572 {0x40a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC2_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400573 { BITS_EOT }
574 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100575 {0x40b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC2_MISC", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400576 { BITS_EOT }
577 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100578 {0x40c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400579 { BITS_EOT }
580 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100581 {0x40d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400582 { BITS_EOT }
583 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100584 {0x40e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400585 { BITS_EOT }
586 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100587 {0x40f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_MISC", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400588 { BITS_EOT }
589 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100590 {0x410, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC4_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400591 { BITS_EOT }
592 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100593 {0x411, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC4_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400594 { BITS_EOT }
595 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100596 {0x412, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC4_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400597 { BITS_EOT }
598 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100599 {0x413, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC4_MISC", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400600 { BITS_EOT }
601 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100602 {0x481, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_PINBASED_CTLS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400603 { BITS_EOT }
604 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100605 {0x482, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_PROCBASED_CTLS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400606 { BITS_EOT }
607 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100608 {0x483, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_EXIT_CTLS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400609 { BITS_EOT }
610 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100611 {0x484, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_ENTRY_CTLS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400612 { BITS_EOT }
613 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100614 {0x485, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_MISC", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400615 { BITS_EOT }
616 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100617 {0x487, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_CR0_FIXED1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400618 { BITS_EOT }
619 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100620 {0x489, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_CR4_FIXED1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400621 { BITS_EOT }
622 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100623 {0x48b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_VMX_PROCBASED_CTLS2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400624 { BITS_EOT }
625 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100626 {0x600, MSRTYPE_RDWR, MSR2(0, 0), "IA32_DS_AREA", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400627 { BITS_EOT }
628 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100629 {0x680, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_0_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200630 { BITS_EOT }
631 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100632 {0x682, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_2_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200633 { BITS_EOT }
634 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100635 {0x684, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_4_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200636 { BITS_EOT }
637 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100638 {0x686, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_6_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200639 { BITS_EOT }
640 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100641 {0x688, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_8_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200642 { BITS_EOT }
643 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100644 {0x68a, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_10_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200645 { BITS_EOT }
646 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100647 {0x68c, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_12_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200648 { BITS_EOT }
649 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100650 {0x68e, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_14_FROM_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200651 { BITS_EOT }
652 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100653 {0x6c0, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_0_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200654 { BITS_EOT }
655 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100656 {0x6c2, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_2_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200657 { BITS_EOT }
658 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100659 {0x6c4, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_4_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200660 { BITS_EOT }
661 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100662 {0x6c6, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_6_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200663 { BITS_EOT }
664 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100665 {0x6c8, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_8_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200666 { BITS_EOT }
667 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100668 {0x6ca, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_10_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200669 { BITS_EOT }
670 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100671 {0x6cc, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_12_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200672 { BITS_EOT }
673 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100674 {0x6ce, MSRTYPE_RDWR, MSR2(0, 0), "MSR_LASTBRANCH_14_TO_IP", "", {
Elyes HAOUAS7ab98fb2016-07-22 17:46:52 +0200675 { BITS_EOT }
676 }},
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400677 { MSR_EOT }
678};