blob: 4ec3aee8134baae7872f5526d060e3dee74f0cf6 [file] [log] [blame]
Rudolf Marek1a002562007-11-02 23:17:57 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Rudolf Marek1a002562007-11-02 23:17:57 +00003 *
4 * Copyright (C) 2006 AMD
Uwe Hermannc4f53652008-03-08 19:14:42 +00005 * (Written by Yinghai Lu <yinghailu@amd.com> for AMD)
Rudolf Marek1a002562007-11-02 23:17:57 +00006 * Copyright (C) 2006 MSI
Uwe Hermannc4f53652008-03-08 19:14:42 +00007 * (Written by Bingxun Shi <bingxunshi@gmail.com> for MSI)
Rudolf Marek1a002562007-11-02 23:17:57 +00008 * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
23 */
24
25#define ASSEMBLY 1
Myles Watson1d6d45e2009-11-06 17:02:51 +000026#define __PRE_RAM__
Rudolf Marek1a002562007-11-02 23:17:57 +000027
28#define RAMINIT_SYSINFO 1
29
30#define CACHE_AS_RAM_ADDRESS_DEBUG 0
31
32unsigned int get_sbdn(unsigned bus);
33
Uwe Hermannc4f53652008-03-08 19:14:42 +000034/* Used by raminit. */
Rudolf Marek1a002562007-11-02 23:17:57 +000035#define QRANK_DIMM_SUPPORT 1
36
Uwe Hermannc4f53652008-03-08 19:14:42 +000037/* Used by init_cpus and fidvid */
Rudolf Marek1a002562007-11-02 23:17:57 +000038#define K8_SET_FIDVID 1
Uwe Hermannc4f53652008-03-08 19:14:42 +000039
40/* If we want to wait for core1 done before DQS training, set it to 0. */
Rudolf Marek1a002562007-11-02 23:17:57 +000041#define K8_SET_FIDVID_CORE0_ONLY 1
42
Uwe Hermannc4f53652008-03-08 19:14:42 +000043/* #define DEBUG_SMBUS 1 */
Rudolf Marek1a002562007-11-02 23:17:57 +000044
45#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000046#include <string.h>
Rudolf Marek1a002562007-11-02 23:17:57 +000047#include <device/pci_def.h>
48#include <arch/io.h>
49#include <device/pnp_def.h>
50#include <arch/romcc_io.h>
51#include <cpu/x86/lapic.h>
52#include "option_table.h"
53#include "pc80/mc146818rtc_early.c"
Rudolf Marek1a002562007-11-02 23:17:57 +000054#include "pc80/serial.c"
55#include "arch/i386/lib/console.c"
Rudolf Marek1a002562007-11-02 23:17:57 +000056#include <cpu/amd/model_fxx_rev.h>
57#include "northbridge/amd/amdk8/raminit.h"
58#include "cpu/amd/model_fxx/apic_timer.c"
59#include "lib/delay.c"
Rudolf Marek1a002562007-11-02 23:17:57 +000060#include "cpu/x86/lapic/boot_cpu.c"
61#include "northbridge/amd/amdk8/reset_test.c"
62#include "northbridge/amd/amdk8/debug.c"
63#include "northbridge/amd/amdk8/early_ht.c"
Rudolf Marek1a002562007-11-02 23:17:57 +000064#include "superio/winbond/w83627ehg/w83627ehg_early_serial.c"
65#include "southbridge/via/vt8237r/vt8237r_early_smbus.c"
Rudolf Marek1a002562007-11-02 23:17:57 +000066#include "cpu/amd/mtrr/amd_earlymtrr.c"
67#include "cpu/x86/bist.h"
Rudolf Marek1a002562007-11-02 23:17:57 +000068#include "northbridge/amd/amdk8/setup_resource_map.c"
69
70#define SERIAL_DEV PNP_DEV(0x2e, W83627EHG_SP1)
71#define GPIO_DEV PNP_DEV(0x2e, W83627EHG_GPIO_SUSLED)
Rudolf Marek6211ae12008-01-12 22:29:17 +000072#define ACPI_DEV PNP_DEV(0x2e, W83627EHG_ACPI)
Rudolf Marek1a002562007-11-02 23:17:57 +000073#define RTC_DEV PNP_DEV(0x2e, W83627EHG_RTC)
74
75static void memreset_setup(void)
76{
77}
78
79static void memreset(int controllers, const struct mem_controller *ctrl)
80{
81}
82
Rudolf Marek1a002562007-11-02 23:17:57 +000083static inline int spd_read_byte(unsigned device, unsigned address)
84{
85 return smbus_read_byte(device, address);
86}
87
Rudolf Marek1a002562007-11-02 23:17:57 +000088void activate_spd_rom(const struct mem_controller *ctrl)
89{
Rudolf Marek1a002562007-11-02 23:17:57 +000090}
91
Rudolf Marek1a002562007-11-02 23:17:57 +000092void soft_reset(void)
93{
94 uint8_t tmp;
Uwe Hermannc4f53652008-03-08 19:14:42 +000095
Rudolf Marek1a002562007-11-02 23:17:57 +000096 set_bios_reset();
97 print_debug("soft reset \r\n");
98
99 /* PCI reset */
100 tmp = pci_read_config8(PCI_DEV(0, 0x11, 0), 0x4f);
101 tmp |= 0x01;
102 pci_write_config8(PCI_DEV(0, 0x11, 0), 0x4f, tmp);
103
104 while (1) {
105 /* daisy daisy ... */
106 hlt();
107 }
108}
109
Carl-Daniel Hailfinger3f04dad2009-04-13 16:21:16 +0000110#define K8_4RANK_DIMM_SUPPORT 1
111
112#include "northbridge/amd/amdk8/amdk8.h"
113#include "northbridge/amd/amdk8/raminit.c"
114#include "northbridge/amd/amdk8/coherent_ht.c"
115#include "northbridge/amd/amdk8/incoherent_ht.c"
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000116#include "lib/generic_sdram.c"
Carl-Daniel Hailfinger3f04dad2009-04-13 16:21:16 +0000117#include "cpu/amd/dualcore/dualcore.c"
118#include "southbridge/via/k8t890/k8t890_early_car.c"
119#include "cpu/amd/car/copy_and_run.c"
120#include "cpu/amd/car/post_cache_as_ram.c"
121#include "cpu/amd/model_fxx/init_cpus.c"
122#include "cpu/amd/model_fxx/fidvid.c"
123#include "northbridge/amd/amdk8/resourcemap.c"
124
125void hard_reset(void)
126{
127 print_info("NO HARD RESET. FIX ME!\n");
128}
129
Rudolf Marek1a002562007-11-02 23:17:57 +0000130unsigned int get_sbdn(unsigned bus)
131{
132 device_t dev;
133
134 dev = pci_locate_device_on_bus(PCI_ID(PCI_VENDOR_ID_VIA,
135 PCI_DEVICE_ID_VIA_VT8237R_LPC), bus);
136 return (dev >> 15) & 0x1f;
137}
138
Uwe Hermannc4f53652008-03-08 19:14:42 +0000139void sio_init(void)
140{
Rudolf Marek1a002562007-11-02 23:17:57 +0000141 u8 reg;
142
143 pnp_enter_ext_func_mode(SERIAL_DEV);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000144 /* We have 24MHz input. */
Rudolf Marek1a002562007-11-02 23:17:57 +0000145 reg = pnp_read_config(SERIAL_DEV, 0x24);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000146 pnp_write_config(SERIAL_DEV, 0x24, (reg & ~0x40));
147 /* We have GPIO for KB/MS pin. */
148 reg = pnp_read_config(SERIAL_DEV, 0x2a);
149 pnp_write_config(SERIAL_DEV, 0x2a, (reg | 1));
150 /* We have all RESTOUT and even some reserved bits, too. */
151 reg = pnp_read_config(SERIAL_DEV, 0x2c);
152 pnp_write_config(SERIAL_DEV, 0x2c, (reg | 0xf0));
Rudolf Marek1a002562007-11-02 23:17:57 +0000153 pnp_exit_ext_func_mode(SERIAL_DEV);
154
Rudolf Marek6211ae12008-01-12 22:29:17 +0000155 pnp_enter_ext_func_mode(ACPI_DEV);
156 pnp_set_logical_device(ACPI_DEV);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000157 /*
158 * Set the delay rising time from PWROK_LP to PWROK_ST to
159 * 300 - 600ms, and 0 to vice versa.
160 */
Rudolf Marek6211ae12008-01-12 22:29:17 +0000161 reg = pnp_read_config(ACPI_DEV, 0xe6);
Rudolf Marek6211ae12008-01-12 22:29:17 +0000162 pnp_write_config(ACPI_DEV, 0xe6, (reg & 0xf0));
163 /* 1 Use external suspend clock source 32.768KHz. Undocumented?? */
164 reg = pnp_read_config(ACPI_DEV, 0xe4);
165 pnp_write_config(ACPI_DEV, 0xe4, (reg | 0x10));
166 pnp_exit_ext_func_mode(ACPI_DEV);
167
Rudolf Marek1a002562007-11-02 23:17:57 +0000168 pnp_enter_ext_func_mode(GPIO_DEV);
169 pnp_set_logical_device(GPIO_DEV);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000170 /* Set memory voltage to 2.75V, vcore offset + 100mV, 1.5V chipset voltage. */
171 pnp_write_config(GPIO_DEV, 0x30, 0x09); /* Enable GPIO 2 & GPIO 5. */
172 pnp_write_config(GPIO_DEV, 0xe2, 0x00); /* No inversion */
173 pnp_write_config(GPIO_DEV, 0xe5, 0x00); /* No inversion */
174 pnp_write_config(GPIO_DEV, 0xe3, 0x03); /* 0000 0011, 0=output 1=input */
175 pnp_write_config(GPIO_DEV, 0xe0, 0xde); /* 1101 1110, 0=output 1=input */
176 pnp_write_config(GPIO_DEV, 0xe1, 0x01); /* Set output val. */
177 pnp_write_config(GPIO_DEV, 0xe4, 0xb4); /* Set output val (1011 0100). */
Rudolf Marek6211ae12008-01-12 22:29:17 +0000178 pnp_exit_ext_func_mode(GPIO_DEV);
179}
Rudolf Marek1a002562007-11-02 23:17:57 +0000180
Stefan Reinauer08670622009-06-30 15:17:49 +0000181#if CONFIG_USE_FALLBACK_IMAGE == 1
Rudolf Marek6211ae12008-01-12 22:29:17 +0000182
183void failover_process(unsigned long bist, unsigned long cpu_init_detectedx)
184{
Uwe Hermannc4f53652008-03-08 19:14:42 +0000185 /* unsigned last_boot_normal_x = last_boot_normal(); */
186 /* FIXME */
Rudolf Marek6211ae12008-01-12 22:29:17 +0000187 unsigned last_boot_normal_x = 1;
188
189 sio_init();
Stefan Reinauer08670622009-06-30 15:17:49 +0000190 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Rudolf Marek1a002562007-11-02 23:17:57 +0000191 uart_init();
192 console_init();
Rudolf Marek56717872008-03-15 00:26:50 +0000193 enable_rom_decode();
Rudolf Marek1a002562007-11-02 23:17:57 +0000194
195 print_info("now booting... fallback\r\n");
196
Uwe Hermannc4f53652008-03-08 19:14:42 +0000197 /* Is this a CPU only reset? Or is this a secondary CPU? */
Rudolf Marek1a002562007-11-02 23:17:57 +0000198 if ((cpu_init_detectedx) || (!boot_cpu())) {
Uwe Hermannc4f53652008-03-08 19:14:42 +0000199 if (last_boot_normal_x)
Rudolf Marek1a002562007-11-02 23:17:57 +0000200 goto normal_image;
Uwe Hermannc4f53652008-03-08 19:14:42 +0000201 else
Rudolf Marek1a002562007-11-02 23:17:57 +0000202 goto fallback_image;
Rudolf Marek1a002562007-11-02 23:17:57 +0000203 }
204
Uwe Hermannc4f53652008-03-08 19:14:42 +0000205 /* Nothing special needs to be done to find bus 0. */
206 /* Allow the HT devices to be found. */
Rudolf Marek1a002562007-11-02 23:17:57 +0000207 enumerate_ht_chain();
208
Uwe Hermannc4f53652008-03-08 19:14:42 +0000209 /* Is this a deliberate reset by the BIOS? */
Rudolf Marek1a002562007-11-02 23:17:57 +0000210 if (bios_reset_detected() && last_boot_normal_x) {
211 goto normal_image;
212 }
Uwe Hermannc4f53652008-03-08 19:14:42 +0000213 /* This is the primary CPU, how should I boot? */
Rudolf Marek1a002562007-11-02 23:17:57 +0000214 else if (do_normal_boot()) {
215 goto normal_image;
216 } else {
217 goto fallback_image;
218 }
Rudolf Marek1a002562007-11-02 23:17:57 +0000219
Uwe Hermannc4f53652008-03-08 19:14:42 +0000220normal_image:
221 /* print_info("JMP normal image\r\n"); */
Rudolf Marek1a002562007-11-02 23:17:57 +0000222
Uwe Hermannc4f53652008-03-08 19:14:42 +0000223 __asm__ __volatile__("jmp __normal_image":
224 :"a" (bist), "b" (cpu_init_detectedx));
225
226fallback_image:
Rudolf Marek1a002562007-11-02 23:17:57 +0000227 ;
228}
229#endif
230
231void real_main(unsigned long bist, unsigned long cpu_init_detectedx);
232
Uwe Hermannc4f53652008-03-08 19:14:42 +0000233void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Rudolf Marek1a002562007-11-02 23:17:57 +0000234{
Stefan Reinauer08670622009-06-30 15:17:49 +0000235#if CONFIG_USE_FALLBACK_IMAGE == 1
Rudolf Marek1a002562007-11-02 23:17:57 +0000236 failover_process(bist, cpu_init_detectedx);
237#endif
238 real_main(bist, cpu_init_detectedx);
Rudolf Marek1a002562007-11-02 23:17:57 +0000239}
240
Rudolf Marek1a002562007-11-02 23:17:57 +0000241void real_main(unsigned long bist, unsigned long cpu_init_detectedx)
242{
243 static const uint16_t spd_addr[] = {
244 (0xa << 3) | 0, (0xa << 3) | 2, 0, 0,
245 (0xa << 3) | 1, (0xa << 3) | 3, 0, 0,
246#if CONFIG_MAX_PHYSICAL_CPUS > 1
247 (0xa << 3) | 4, (0xa << 3) | 6, 0, 0,
248 (0xa << 3) | 5, (0xa << 3) | 7, 0, 0,
249#endif
250 };
251 unsigned bsp_apicid = 0;
252 int needs_reset = 0;
253 struct sys_info *sysinfo =
Stefan Reinauer08670622009-06-30 15:17:49 +0000254 (CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Rudolf Marek1a002562007-11-02 23:17:57 +0000255 char *p;
Rudolf Marek1a002562007-11-02 23:17:57 +0000256
Rudolf Marek6211ae12008-01-12 22:29:17 +0000257 sio_init();
Stefan Reinauer08670622009-06-30 15:17:49 +0000258 w83627ehg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Rudolf Marek1a002562007-11-02 23:17:57 +0000259 uart_init();
260 console_init();
Rudolf Marek56717872008-03-15 00:26:50 +0000261 enable_rom_decode();
Rudolf Marek1a002562007-11-02 23:17:57 +0000262
263 print_info("now booting... real_main\r\n");
264
Uwe Hermannc4f53652008-03-08 19:14:42 +0000265 if (bist == 0)
Rudolf Marek1a002562007-11-02 23:17:57 +0000266 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000267
268 /* Halt if there was a built in self test failure. */
Rudolf Marek1a002562007-11-02 23:17:57 +0000269 report_bist_failure(bist);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000270
Rudolf Marek1a002562007-11-02 23:17:57 +0000271 setup_default_resource_map();
272 setup_coherent_ht_domain();
273 wait_all_core0_started();
Uwe Hermannc4f53652008-03-08 19:14:42 +0000274
Rudolf Marek1a002562007-11-02 23:17:57 +0000275 print_info("now booting... Core0 started\r\n");
276
277#if CONFIG_LOGICAL_CPUS==1
Uwe Hermannc4f53652008-03-08 19:14:42 +0000278 /* It is said that we should start core1 after all core0 launched. */
Rudolf Marek1a002562007-11-02 23:17:57 +0000279 start_other_cores();
280 wait_all_other_cores_started(bsp_apicid);
281#endif
282 init_timer();
Uwe Hermannc4f53652008-03-08 19:14:42 +0000283 ht_setup_chains_x(sysinfo); /* Init sblnk and sbbusn, nodes, sbdn. */
Rudolf Marekcc3ccdb2007-11-13 15:40:21 +0000284
Rudolf Marek1a002562007-11-02 23:17:57 +0000285 needs_reset = optimize_link_coherent_ht();
286 needs_reset |= optimize_link_incoherent_ht(sysinfo);
Rudolf Marekc2213492008-03-19 20:24:33 +0000287 needs_reset |= k8t890_early_setup_ht();
Rudolf Marek1a002562007-11-02 23:17:57 +0000288
289 if (needs_reset) {
290 print_debug("ht reset -\r\n");
291 soft_reset();
292 }
Uwe Hermannc4f53652008-03-08 19:14:42 +0000293
Rudolf Marekc2213492008-03-19 20:24:33 +0000294 /* the HT settings needs to be OK, because link freq chnage may cause HT disconnect */
295 enable_fid_change();
296 init_fidvid_bsp(bsp_apicid);
297
Uwe Hermannc4f53652008-03-08 19:14:42 +0000298 /* Stop the APs so we can start them later in init. */
299 allow_all_aps_stop(bsp_apicid);
300
301 /* It's the time to set ctrl now. */
Rudolf Marek1a002562007-11-02 23:17:57 +0000302 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Uwe Hermannc4f53652008-03-08 19:14:42 +0000303
Rudolf Marek1a002562007-11-02 23:17:57 +0000304 enable_smbus();
305 memreset_setup();
306 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
307 post_cache_as_ram();
308}