1. c3fcdcc southbridge/amd/sr5650: Fix boot failure on ASUS KGPE-D16 by Timothy Pearson · 9 years ago
  2. 5a0efd2 southbridge/amd/sr5650: Add optional delay after link training by Timothy Pearson · 9 years ago
  3. 4cde978 southbridge/amd/sr5650: Fix GPP3a link training in higher width modes by Timothy Pearson · 9 years ago
  4. cbda504 southbridge/amd/sr5650: Remove unnecessary register configuration by Timothy Pearson · 9 years ago
  5. b890a12 Remove address from GPLv2 headers by Patrick Georgi · 9 years ago
  6. 13e4182 kbuild: automatically include southbridges by Stefan Reinauer · 9 years ago
  7. bde6d30 x86: Change MMIO addr in readN(addr)/writeN(addr, val) to pointer by Kevin Paul Herbert · 10 years ago
  8. 55e31a9 southbridge/amd amd81XX, cs553X & sr5650 spelling fixes by Martin Roth · 10 years ago
  9. a9a2e10 southbridge/amd/sr5650/sr5650.c: Fix bitwise logic and mask in loop by Edward O'Callaghan · 10 years ago
  10. 0f92f63 Uniformly spell frequency unit symbol as Hz by Elyes HAOUAS · 10 years ago
  11. 6a12109 AMD RS780, SR5650: PcieTrainPort: Fix typo *i*gnoring in comment by Paul Menzel · 11 years ago
  12. 24d1d4b x86: Unify arch/io.h and arch/romcc_io.h by Stefan Reinauer · 11 years ago
  13. a46a712 GPLv2 notice: Unify all files to just use one space in »MA 02110-1301« by Paul Menzel · 11 years ago
  14. 23f38cd Get rid of drivers class by Patrick Georgi · 12 years ago
  15. 8ada152 Unify use of bool config variables by Stefan Reinauer · 12 years ago
  16. fee73df Auto-declare chip_operations by Kyösti Mälkki · 12 years ago
  17. f8f0062 Some more #if cleanup by Patrick Georgi · 12 years ago
  18. da52aed Fixes Fam10/SR5650 cpu not recognized message. by Dave Frodin · 13 years ago
  19. 5ff7c13 remove trailing whitespace by Stefan Reinauer · 13 years ago
  20. af3dce9 Fix gcc 4.6.1 breakage of southbridge/amd/sr5650/pcie.c. by Stefan Reinauer · 13 years ago
  21. 00c8c4a Update AMD SR5650 and SB700 by efdesign98 · 13 years ago
  22. 98fcc09 Add AMD SR56x0 support. by Zheng Bao · 13 years ago