blob: 410653dbe9e2526400ea3d8f74c5765c15c4b8d8 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Damien Zammit43a1f782015-08-19 15:16:59 +10002
3#include <stdint.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Julius Wernercd49cce2019-03-05 16:53:33 -08005#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
Martin Rothcbe38922016-01-05 19:40:41 -07006#include <southbridge/intel/i82801gx/i82801gx.h> /* DEFAULT_PMBASE */
Arthur Heymans349e0852017-04-09 20:48:37 +02007#else
8#include <southbridge/intel/i82801jx/i82801jx.h> /* DEFAULT_PMBASE */
9#endif
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020010#include <option.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100011#include "x4x.h"
Arthur Heymansef7e98a2016-12-30 21:07:18 +010012#include <console/console.h>
Damien Zammit43a1f782015-08-19 15:16:59 +100013
14void x4x_early_init(void)
15{
Damien Zammit43a1f782015-08-19 15:16:59 +100016 /* Setup MCHBAR. */
Angel Ponse88f7052021-01-20 11:26:35 +010017 pci_write_config32(HOST_BRIDGE, D0F0_MCHBAR_LO, CONFIG_FIXED_MCHBAR_MMIO_BASE | 1);
Damien Zammit43a1f782015-08-19 15:16:59 +100018
19 /* Setup DMIBAR. */
Angel Ponse88f7052021-01-20 11:26:35 +010020 pci_write_config32(HOST_BRIDGE, D0F0_DMIBAR_LO, CONFIG_FIXED_DMIBAR_MMIO_BASE | 1);
Damien Zammit43a1f782015-08-19 15:16:59 +100021
22 /* Setup EPBAR. */
Angel Ponse88f7052021-01-20 11:26:35 +010023 pci_write_config32(HOST_BRIDGE, D0F0_EPBAR_LO, CONFIG_FIXED_EPBAR_MMIO_BASE | 1);
Damien Zammit43a1f782015-08-19 15:16:59 +100024
Damien Zammit43a1f782015-08-19 15:16:59 +100025 /* Setup HECIBAR */
Arthur Heymans70a1dda2017-03-09 01:58:24 +010026 pci_write_config32(PCI_DEV(0, 3, 0), 0x10, DEFAULT_HECIBAR);
Damien Zammit43a1f782015-08-19 15:16:59 +100027
28 /* Set C0000-FFFFF to access RAM on both reads and writes */
Angel Ponsd1c590a2020-08-03 16:01:39 +020029 pci_write_config8(HOST_BRIDGE, D0F0_PAM(0), 0x30);
30 pci_write_config8(HOST_BRIDGE, D0F0_PAM(1), 0x33);
31 pci_write_config8(HOST_BRIDGE, D0F0_PAM(2), 0x33);
32 pci_write_config8(HOST_BRIDGE, D0F0_PAM(3), 0x33);
33 pci_write_config8(HOST_BRIDGE, D0F0_PAM(4), 0x33);
34 pci_write_config8(HOST_BRIDGE, D0F0_PAM(5), 0x33);
35 pci_write_config8(HOST_BRIDGE, D0F0_PAM(6), 0x33);
Damien Zammit43a1f782015-08-19 15:16:59 +100036
Angel Ponsd1c590a2020-08-03 16:01:39 +020037 if (!(pci_read_config32(HOST_BRIDGE, D0F0_CAPID0 + 4) & (1 << (46 - 32)))) {
Arthur Heymans5e3cb722017-03-05 10:57:02 +010038 /* Enable internal GFX */
Angel Ponsd1c590a2020-08-03 16:01:39 +020039 pci_write_config32(HOST_BRIDGE, D0F0_DEVEN, BOARD_DEVEN);
Arthur Heymanseff0c6a2016-06-18 21:52:30 +020040
Angel Ponsf9c93902020-11-02 22:21:54 +010041 /* Set preallocated IGD size from CMOS, or default to 64 MiB */
Angel Pons88dcb312021-04-26 17:10:28 +020042 u8 gfxsize = get_uint_option("gfx_uma_size", 6);
Nico Hubercfd433b2017-05-12 17:10:58 +020043 if (gfxsize > 12)
Arthur Heymans5e3cb722017-03-05 10:57:02 +010044 gfxsize = 6;
Arthur Heymans16a70a42017-09-22 12:22:24 +020045 /* Need at least 4M for cbmem_top alignment */
46 else if (gfxsize < 1)
47 gfxsize = 1;
48 /* Set GTT size to 2+2M */
Angel Ponsd1c590a2020-08-03 16:01:39 +020049 pci_write_config16(HOST_BRIDGE, D0F0_GGC, 0x0b00 | (gfxsize + 1) << 4);
Arthur Heymans5e3cb722017-03-05 10:57:02 +010050 } else { /* Does not feature internal graphics */
Angel Ponsd1c590a2020-08-03 16:01:39 +020051 pci_write_config32(HOST_BRIDGE, D0F0_DEVEN, D0EN | D1EN | PEG1EN);
52 pci_write_config16(HOST_BRIDGE, D0F0_GGC, (1 << 1));
Arthur Heymanseff0c6a2016-06-18 21:52:30 +020053 }
Damien Zammit43a1f782015-08-19 15:16:59 +100054}
Arthur Heymansef7e98a2016-12-30 21:07:18 +010055
56static void init_egress(void)
57{
58 u32 reg32;
59
60 /* VC0: TC0 only */
Angel Ponsa5146f32021-03-27 09:35:57 +010061 epbar_write8(EPVC0RCTL, 1);
62 epbar_write8(EPPVCCAP1, 1);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010063
Angel Ponsa5146f32021-03-27 09:35:57 +010064 switch (mchbar_read32(CLKCFG_MCHBAR) & CLKCFG_FSBCLK_MASK) {
Arthur Heymansef7e98a2016-12-30 21:07:18 +010065 case 0x0:
66 /* FSB 1066 */
Angel Ponsa5146f32021-03-27 09:35:57 +010067 epbar_write32(EPVC1ITC, 0x0001a6db);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010068 break;
69 case 0x2:
70 /* FSB 800 */
Angel Ponsa5146f32021-03-27 09:35:57 +010071 epbar_write32(EPVC1ITC, 0x00014514);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010072 break;
73 default:
74 case 0x4:
75 /* FSB 1333 */
Angel Ponsa5146f32021-03-27 09:35:57 +010076 epbar_write32(EPVC1ITC, 0x00022861);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010077 break;
78 }
Angel Ponsa5146f32021-03-27 09:35:57 +010079 epbar_write32(EPVC1MTS, 0x0a0a0a0a);
80 epbar_clrsetbits8(EPPVCCTL, 7 << 1, 1 << 1);
81 epbar_clrsetbits32(EPVC1RCAP, 0x7f << 16, 0x0a << 16);
82 mchbar_setbits8(0x3c, 7);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010083
84 /* VC1: ID1, TC7 */
Angel Ponsa5146f32021-03-27 09:35:57 +010085 reg32 = (epbar_read32(EPVC1RCTL) & ~(7 << 24)) | (1 << 24);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010086 reg32 = (reg32 & ~0xfe) | (1 << 7);
Angel Ponsa5146f32021-03-27 09:35:57 +010087 epbar_write32(EPVC1RCTL, reg32);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010088
89 /* Init VC1 port arbitration table */
Angel Ponsa5146f32021-03-27 09:35:57 +010090 epbar_write32(EP_PORTARB(0), 0x001000001);
91 epbar_write32(EP_PORTARB(1), 0x000040000);
92 epbar_write32(EP_PORTARB(2), 0x000001000);
93 epbar_write32(EP_PORTARB(3), 0x000000040);
94 epbar_write32(EP_PORTARB(4), 0x001000001);
95 epbar_write32(EP_PORTARB(5), 0x000040000);
96 epbar_write32(EP_PORTARB(6), 0x000001000);
97 epbar_write32(EP_PORTARB(7), 0x000000040);
Arthur Heymansef7e98a2016-12-30 21:07:18 +010098
99 /* Load table */
Angel Ponsa5146f32021-03-27 09:35:57 +0100100 reg32 = epbar_read32(EPVC1RCTL) | (1 << 16);
101 epbar_write32(EPVC1RCTL, reg32);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100102 asm("nop");
Angel Ponsa5146f32021-03-27 09:35:57 +0100103 epbar_write32(EPVC1RCTL, reg32);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100104
105 /* Wait for table load */
Angel Ponsa5146f32021-03-27 09:35:57 +0100106 while ((epbar_read8(EPVC1RSTS) & (1 << 0)) != 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100107 ;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100108
109 /* VC1: enable */
Angel Ponsa5146f32021-03-27 09:35:57 +0100110 epbar_setbits32(EPVC1RCTL, 1 << 31);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100111
112 /* Wait for VC1 */
Angel Ponsa5146f32021-03-27 09:35:57 +0100113 while ((epbar_read8(EPVC1RSTS) & (1 << 1)) != 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100114 ;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100115
116 printk(BIOS_DEBUG, "Done Egress Port\n");
117}
118
119static void init_dmi(void)
120{
121 u32 reg32;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100122
123 /* Assume IGD present */
124
125 /* Clear error status */
Angel Ponsa5146f32021-03-27 09:35:57 +0100126 dmibar_write32(DMIUESTS, 0xffffffff);
127 dmibar_write32(DMICESTS, 0xffffffff);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100128
129 /* VC0: TC0 only */
Angel Ponsa5146f32021-03-27 09:35:57 +0100130 dmibar_write8(DMIVC0RCTL, 1);
131 dmibar_write8(DMIPVCCAP1, 1);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100132
133 /* VC1: ID1, TC7 */
Angel Ponsa5146f32021-03-27 09:35:57 +0100134 reg32 = (dmibar_read32(DMIVC1RCTL) & ~(7 << 24)) | (1 << 24);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100135 reg32 = (reg32 & ~0xff) | 1 << 7;
136
137 /* VC1: enable */
138 reg32 |= 1 << 31;
139 reg32 = (reg32 & ~(0x7 << 17)) | (0x4 << 17);
140
Angel Ponsa5146f32021-03-27 09:35:57 +0100141 dmibar_write32(DMIVC1RCTL, reg32);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100142
143 /* Set up VCs in southbridge RCBA */
144 RCBA8(0x3022) &= ~1;
145
146 reg32 = (0x5 << 28) | (1 << 6); /* PCIe x4 */
147 RCBA32(0x2020) = (RCBA32(0x2020) & ~((0xf << 28) | (0x7 << 6))) | reg32;
148
149 /* Assign VC1 id 1 */
150 RCBA32(0x20) = (RCBA32(0x20) & ~(0x7 << 24)) | (1 << 24);
151
152 /* Map TC7 to VC1 */
153 RCBA8(0x20) &= 1;
154 RCBA8(0x20) |= 1 << 7;
155
156 /* Map TC0 to VC0 */
157 RCBA8(0x14) &= 1;
158
159 /* Init DMI VC1 port arbitration table */
160 RCBA32(0x20) &= 0xfff1ffff;
161 RCBA32(0x20) |= 1 << 19;
162
163 RCBA32(0x30) = 0x0000000f;
164 RCBA32(0x34) = 0x000f0000;
165 RCBA32(0x38) = 0;
166 RCBA32(0x3c) = 0x000000f0;
167 RCBA32(0x40) = 0x0f000000;
168 RCBA32(0x44) = 0;
169 RCBA32(0x48) = 0x0000f000;
170 RCBA32(0x4c) = 0;
171 RCBA32(0x50) = 0x0000000f;
172 RCBA32(0x54) = 0x000f0000;
173 RCBA32(0x58) = 0;
174 RCBA32(0x5c) = 0x000000f0;
175 RCBA32(0x60) = 0x0f000000;
176 RCBA32(0x64) = 0;
177 RCBA32(0x68) = 0x0000f000;
178 RCBA32(0x6c) = 0;
179
180 RCBA32(0x20) |= 1 << 16;
181
182 /* Enable VC1 */
183 RCBA32(0x20) |= 1 << 31;
184
185 /* Wait for VC1 */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100186 while ((RCBA8(0x26) & (1 << 1)) != 0)
187 ;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100188
189 /* Wait for table load */
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100190 while ((RCBA8(0x26) & (1 << 0)) != 0)
191 ;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100192
193 /* ASPM on DMI link */
194 RCBA16(0x1a8) &= ~0x3;
Elyes HAOUAS0c89c1c2019-05-20 18:39:27 +0200195 /* FIXME: Do we need to read RCBA16(0x1a8)? */
196 RCBA16(0x1a8);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100197 RCBA32(0x2010) = (RCBA32(0x2010) & ~(0x3 << 10)) | (1 << 10);
Elyes HAOUAS0c89c1c2019-05-20 18:39:27 +0200198 /* FIXME: Do we need to read RCBA32(0x2010)? */
199 RCBA32(0x2010);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100200
201 /* Set up VC1 max time */
202 RCBA32(0x1c) = (RCBA32(0x1c) & ~0x7f0000) | 0x120000;
203
Angel Ponsa5146f32021-03-27 09:35:57 +0100204 while ((dmibar_read32(DMIVC1RSTS) & VC1NP) != 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100205 ;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100206 printk(BIOS_DEBUG, "Done DMI setup\n");
207
208 /* ASPM on DMI */
Angel Ponsa5146f32021-03-27 09:35:57 +0100209 dmibar_clrbits32(0x200, 3 << 26);
210 dmibar_clrsetbits16(0x210, 0xff7, 0x101);
211 dmibar_clrbits32(DMILCTL, 3);
212 dmibar_setbits32(DMILCTL, 3);
Angel Ponsa5314b62020-09-15 13:08:26 +0200213 /* FIXME: Do we need to read RCBA16(DMILCTL)? Probably not. */
Angel Ponsa5146f32021-03-27 09:35:57 +0100214 dmibar_read16(DMILCTL);
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100215}
216
Kyösti Mälkki4ce0a072021-02-17 18:10:49 +0200217void x4x_late_init(void)
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100218{
219 init_egress();
220 init_dmi();
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100221}