blob: 42a7ba90de8b51bff03c2e7290122dd5ad9a82c7 [file] [log] [blame]
Frank Vibrans63e62b02011-02-14 18:38:14 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20
Kerry Shefeed3292011-08-18 18:03:44 +080021#ifndef _CIMX_H_
22#define _CIMX_H_
Frank Vibrans63e62b02011-02-14 18:38:14 +000023
24/**
Kerry Shefeed3292011-08-18 18:03:44 +080025 * AMD South Bridge CIMx entry point wrapper
26 */
27void sb_Poweron_Init(void);
28void sb_Before_Pci_Init(void);
29void sb_After_Pci_Init(void);
30void sb_Mid_Post_Init(void);
31void sb_Late_Post(void);
32
33/**
34 * CIMX not set the clock to 48Mhz until sbBeforePciInit,
35 * coreboot may need to set this even more earlier
36 */
37void sb800_clk_output_48Mhz(void);
38
39#if CONFIG_RAMINIT_SYSINFO == 1
40/**
Frank Vibrans63e62b02011-02-14 18:38:14 +000041 * @brief Get SouthBridge device number, called by finalize_node_setup()
42 * @param[in] bus target bus number
43 * @return southbridge device number
44 */
45u32 get_sbdn(u32 bus);
Kerry Shefeed3292011-08-18 18:03:44 +080046#endif
Frank Vibrans63e62b02011-02-14 18:38:14 +000047#endif