blob: 2dd94945afb51460645b664bc63308098ad271e3 [file] [log] [blame]
Rudolf Marek133647a2010-04-05 19:47:34 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 * Copyright (C) 2010 Rudolf Marek <r.marek@assembler.cz>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Rudolf Marek133647a2010-04-05 19:47:34 +000021#define RC0 (6<<8)
22#define RC1 (7<<8)
23
Rudolf Marek133647a2010-04-05 19:47:34 +000024#define SMBUS_HUB 0x71
25
26#include <stdint.h>
27#include <string.h>
28#include <device/pci_def.h>
29#include <arch/io.h>
30#include <device/pnp_def.h>
31#include <arch/romcc_io.h>
32#include <cpu/x86/lapic.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000033#include <pc80/mc146818rtc.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000034#include <console/console.h>
Rudolf Marek133647a2010-04-05 19:47:34 +000035#include <cpu/amd/model_fxx_rev.h>
36#include "northbridge/amd/amdk8/raminit.h"
37#include "cpu/amd/model_fxx/apic_timer.c"
38#include "lib/delay.c"
Patrick Georgi9bd9a902010-11-20 10:31:00 +000039#include <spd.h>
Rudolf Marek133647a2010-04-05 19:47:34 +000040#include "cpu/x86/lapic/boot_cpu.c"
41#include "northbridge/amd/amdk8/reset_test.c"
42#include "superio/winbond/w83627dhg/w83627dhg_early_serial.c"
Patrick Georgi5692c572010-10-05 13:40:31 +000043#include <usbdebug.h>
Stefan Reinauer5d3dee82010-04-14 11:40:34 +000044#include "cpu/x86/mtrr/earlymtrr.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000045#include "cpu/x86/bist.h"
Rudolf Marek133647a2010-04-05 19:47:34 +000046#include "northbridge/amd/amdk8/setup_resource_map.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000047#include "southbridge/amd/rs780/rs780_early_setup.c"
48#include "southbridge/amd/sb700/sb700_early_setup.c"
49#include "northbridge/amd/amdk8/debug.c" /* After sb700_early_setup.c! */
50
51#define SERIAL_DEV PNP_DEV(0x2e, W83627DHG_SP1)
52#define GPIO6_DEV PNP_DEV(0x2e, W83627DHG_GPIO6)
53#define GPIO2345_DEV PNP_DEV(0x2e, W83627DHG_GPIO2345)
54
Uwe Hermann7b997052010-11-21 22:47:22 +000055static void memreset(int controllers, const struct mem_controller *ctrl) { }
56static void activate_spd_rom(const struct mem_controller *ctrl) { }
Rudolf Marek133647a2010-04-05 19:47:34 +000057
Rudolf Marek133647a2010-04-05 19:47:34 +000058static inline int spd_read_byte(u32 device, u32 address)
59{
60 return smbus_read_byte(device, address);
61}
62
63#include "northbridge/amd/amdk8/amdk8.h"
64#include "northbridge/amd/amdk8/incoherent_ht.c"
65#include "northbridge/amd/amdk8/raminit.c"
66#include "northbridge/amd/amdk8/coherent_ht.c"
67#include "lib/generic_sdram.c"
68#include "resourcemap.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000069#include "cpu/amd/dualcore/dualcore.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000070#include "cpu/amd/car/post_cache_as_ram.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000071#include "cpu/amd/model_fxx/init_cpus.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000072#include "cpu/amd/model_fxx/fidvid.c"
Rudolf Marek133647a2010-04-05 19:47:34 +000073#include "northbridge/amd/amdk8/early_ht.c"
74
Stefan Reinauer56a684a2010-04-07 15:40:26 +000075static void sio_init(void)
Rudolf Marek133647a2010-04-05 19:47:34 +000076{
77 u8 reg;
78
79 pnp_enter_ext_func_mode(GPIO2345_DEV);
80 pnp_set_logical_device(GPIO2345_DEV);
81
82 /* Pin 119 ~ 120 GP21, GP20 */
83 reg = pnp_read_config(GPIO2345_DEV, 0x29);
84 pnp_write_config(GPIO2345_DEV, 0x29, (reg | 2));
85
86 /* todo document this */
87 pnp_write_config(GPIO2345_DEV, 0x2c, 0x1);
88 pnp_write_config(GPIO2345_DEV, 0x2d, 0x1);
89
Rudolf Marek133647a2010-04-05 19:47:34 +000090//idx 30 e0 e1 e2 e3 e4 e5 e6 e7 e8 e9 f0 f1 f2 f3 f4 f5 f6 f7 fe
91//val 07 XX XX XX f6 0e 00 00 00 00 ff d6 96 00 40 d0 83 00 00 07
92
93//GPO20 - 1 = 1.82 0 = 1.92 sideport voltage
94//mGPUV GPO40 | GPO41 | GPIO23 - 000 - 1.45V step 0.05 -- 111 - 1.10V
95//DDR voltage 44 45 46
96
97 /* GPO20 - sideport voltage GPO23 - mgpuV */
98 pnp_write_config(GPIO2345_DEV, 0x30, 0x07); /* Enable GPIO 2,3,4. */
99 pnp_write_config(GPIO2345_DEV, 0xe3, 0xf6); /* dir of GPIO2 11110110*/
100 pnp_write_config(GPIO2345_DEV, 0xe4, 0x0e); /* data */
101 pnp_write_config(GPIO2345_DEV, 0xe5, 0x00); /* No inversion */
102
103 /* GPO30 GPO33 GPO35 */
104 //GPO35 - loadline control 0 - enabled
105 //GPIO30 - unknown
106 //GPIO33 - unknown
107 pnp_write_config(GPIO2345_DEV, 0xf0, 0xd6); /* dir of GPIO3 11010110*/
108 pnp_write_config(GPIO2345_DEV, 0xf1, 0x96); /* data */
109 pnp_write_config(GPIO2345_DEV, 0xf2, 0x00); /* No inversion */
110
111 /* GPO40 GPO41 GPO42 GPO43 PO45 */
112 pnp_write_config(GPIO2345_DEV, 0xf4, 0xd0); /* dir of GPIO4 11010000 */
113 pnp_write_config(GPIO2345_DEV, 0xf5, 0x83); /* data */
114 pnp_write_config(GPIO2345_DEV, 0xf6, 0x00); /* No inversion */
115
116 pnp_write_config(GPIO2345_DEV, 0xf7, 0x00); /* MFC */
117 pnp_write_config(GPIO2345_DEV, 0xf8, 0x00); /* MFC */
118 pnp_write_config(GPIO2345_DEV, 0xfe, 0x07); /* trig type */
119 pnp_exit_ext_func_mode(GPIO2345_DEV);
120}
121
122void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
123{
Rudolf Marekf41752c2010-11-30 20:18:53 +0000124 static const u16 spd_addr[] = { DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
Rudolf Marek133647a2010-04-05 19:47:34 +0000125 int needs_reset = 0;
126 u32 bsp_apicid = 0;
127 msr_t msr;
128 struct cpuid_result cpuid1;
129 struct sys_info *sysinfo = (struct sys_info *)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
130
131 if (!cpu_init_detectedx && boot_cpu()) {
132 /* Nothing special needs to be done to find bus 0 */
133 /* Allow the HT devices to be found */
134 enumerate_ht_chain();
Rudolf Marek133647a2010-04-05 19:47:34 +0000135 /* sb700_lpc_port80(); */
136 sb700_pci_port80();
137 }
138
Uwe Hermann7b997052010-11-21 22:47:22 +0000139 if (bist == 0)
Rudolf Marek133647a2010-04-05 19:47:34 +0000140 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Rudolf Marek133647a2010-04-05 19:47:34 +0000141
142 enable_rs780_dev8();
143 sb700_lpc_init();
144
145 sio_init();
146 w83627dhg_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
147 uart_init();
Uwe Hermannb015d022010-09-24 18:18:20 +0000148
149#if CONFIG_USBDEBUG
Uwe Hermannae3f2b32010-10-02 20:36:26 +0000150 sb700_enable_usbdebug(CONFIG_USBDEBUG_DEFAULT_PORT);
Uwe Hermannb015d022010-09-24 18:18:20 +0000151 early_usbdebug_init();
152#endif
153
Rudolf Marek133647a2010-04-05 19:47:34 +0000154 console_init();
155
156 /* Halt if there was a built in self test failure */
157 report_bist_failure(bist);
158 printk(BIOS_DEBUG, "bsp_apicid=0x%x\n", bsp_apicid);
159
160 setup_939a785gmh_resource_map();
161
162 setup_coherent_ht_domain();
163
164#if CONFIG_LOGICAL_CPUS==1
165 /* It is said that we should start core1 after all core0 launched */
166 wait_all_core0_started();
167 start_other_cores();
168#endif
169 wait_all_aps_started(bsp_apicid);
170
171 ht_setup_chains_x(sysinfo);
172
173 /* run _early_setup before soft-reset. */
174 rs780_early_setup();
175 sb700_early_setup();
176
177 /* Check to see if processor is capable of changing FIDVID */
178 /* otherwise it will throw a GP# when reading FIDVID_STATUS */
179 cpuid1 = cpuid(0x80000007);
Uwe Hermann7b997052010-11-21 22:47:22 +0000180 if ((cpuid1.edx & 0x6) == 0x6) {
Rudolf Marek133647a2010-04-05 19:47:34 +0000181 /* Read FIDVID_STATUS */
182 msr=rdmsr(0xc0010042);
183 printk(BIOS_DEBUG, "begin msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
184
185 enable_fid_change();
186 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
187 init_fidvid_bsp(bsp_apicid);
188
189 /* show final fid and vid */
190 msr=rdmsr(0xc0010042);
191 printk(BIOS_DEBUG, "end msr fid, vid: hi=0x%x, lo=0x%x\n", msr.hi, msr.lo);
Rudolf Marek133647a2010-04-05 19:47:34 +0000192 } else {
193 printk(BIOS_DEBUG, "Changing FIDVID not supported\n");
194 }
195
196 needs_reset = optimize_link_coherent_ht();
197 needs_reset |= optimize_link_incoherent_ht(sysinfo);
198 rs780_htinit();
199 printk(BIOS_DEBUG, "needs_reset=0x%x\n", needs_reset);
200
201 if (needs_reset) {
202 print_info("ht reset -\n");
203 soft_reset();
204 }
205
206 allow_all_aps_stop(bsp_apicid);
207
208 /* It's the time to set ctrl now; */
209 printk(BIOS_DEBUG, "sysinfo->nodes: %2x sysinfo->ctrl: %p spd_addr: %p\n",
210 sysinfo->nodes, sysinfo->ctrl, spd_addr);
211 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
212 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
213
214 rs780_before_pci_init();
215 sb700_before_pci_init();
216
217 post_cache_as_ram();
218}