blob: 73ab0228597d3e87119578576f248aaa2c52abf7 [file] [log] [blame]
Yinghai Lubc7ceb12007-02-03 15:28:20 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Yinghai Lubc7ceb12007-02-03 15:28:20 +00003 *
4 * Copyright (C) 2000 AG Electronics Ltd.
5 * Copyright (C) 2003-2004 Linux Networx
Zheng Bao9db833b2009-12-28 09:59:44 +00006 * Copyright (C) 2004 Tyan
Yinghai Lubc7ceb12007-02-03 15:28:20 +00007 * Copyright (C) 2007 AMD
8 * Written by Yinghai Lu <yinghai.lu@amd.com> for AMD.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010021 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Yinghai Lubc7ceb12007-02-03 15:28:20 +000022 */
23
24#include <arch/io.h>
25#include <device/device.h>
26#include <device/pnp.h>
Nico Huber1c811282013-06-15 20:33:44 +020027#include <superio/conf_mode.h>
Yinghai Lubc7ceb12007-02-03 15:28:20 +000028#include <console/console.h>
29#include <string.h>
Yinghai Lubc7ceb12007-02-03 15:28:20 +000030#include <pc80/keyboard.h>
31#include <pc80/mc146818rtc.h>
Carl-Daniel Hailfinger2ee67792008-10-01 12:52:52 +000032#include <stdlib.h>
Yinghai Lubc7ceb12007-02-03 15:28:20 +000033#include "w83627ehg.h"
34
Uwe Hermann340fa932010-11-10 14:53:36 +000035static void pnp_write_index(u16 port, u8 reg, u8 value)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000036{
Uwe Hermann340fa932010-11-10 14:53:36 +000037 outb(reg, port);
38 outb(value, port + 1);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000039}
40
Uwe Hermann340fa932010-11-10 14:53:36 +000041static u8 pnp_read_index(u16 port, u8 reg)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000042{
Uwe Hermann340fa932010-11-10 14:53:36 +000043 outb(reg, port);
44 return inb(port + 1);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000045}
46
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110047static void enable_hwm_smbus(struct device *dev)
Zheng Bao9db833b2009-12-28 09:59:44 +000048{
Uwe Hermann340fa932010-11-10 14:53:36 +000049 u8 reg8;
50
51 /* Configure pins 91/92 as SDA/SCL (I2C bus). */
52 reg8 = pnp_read_config(dev, 0x2a);
53 reg8 |= (1 << 1);
54 pnp_write_config(dev, 0x2a, reg8);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000055}
56
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110057static void init_acpi(struct device *dev)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000058{
Uwe Hermann340fa932010-11-10 14:53:36 +000059 u8 value = 0x20; /* TODO: 0x20 value here never used? */
Luc Verhaegena9c5ea02009-06-03 14:19:33 +000060 int power_on = 1;
Yinghai Lubc7ceb12007-02-03 15:28:20 +000061
Luc Verhaegena9c5ea02009-06-03 14:19:33 +000062 get_option(&power_on, "power_on_after_fail");
Nico Huber13dc9762013-06-15 19:33:15 +020063 pnp_enter_conf_mode(dev);
Uwe Hermann340fa932010-11-10 14:53:36 +000064 pnp_set_logical_device(dev);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000065 value = pnp_read_config(dev, 0xe4);
66 value &= ~(3 << 5);
Uwe Hermann340fa932010-11-10 14:53:36 +000067 if (power_on)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000068 value |= (1 << 5);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000069 pnp_write_config(dev, 0xe4, value);
Nico Huber13dc9762013-06-15 19:33:15 +020070 pnp_exit_conf_mode(dev);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000071}
72
Uwe Hermann340fa932010-11-10 14:53:36 +000073static void init_hwm(u16 base)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000074{
75 int i;
Uwe Hermann340fa932010-11-10 14:53:36 +000076 u8 reg, value;
Yinghai Lubc7ceb12007-02-03 15:28:20 +000077
78 /* reg mask data */
Uwe Hermann340fa932010-11-10 14:53:36 +000079 u8 hwm_reg_values[] = {
Yinghai Lubc7ceb12007-02-03 15:28:20 +000080 0x40, 0xff, 0x81, /* Start HWM. */
Uwe Hermann340fa932010-11-10 14:53:36 +000081 0x48, 0x7f, 0x2a, /* Set SMBus base to 0x2a (0x54 >> 1). */
Yinghai Lubc7ceb12007-02-03 15:28:20 +000082 };
83
Uwe Hermann340fa932010-11-10 14:53:36 +000084 for (i = 0; i < ARRAY_SIZE(hwm_reg_values); i += 3) {
Yinghai Lubc7ceb12007-02-03 15:28:20 +000085 reg = hwm_reg_values[i];
86 value = pnp_read_index(base, reg);
87 value &= 0xff & (~(hwm_reg_values[i + 1]));
88 value |= 0xff & hwm_reg_values[i + 2];
Uwe Hermann340fa932010-11-10 14:53:36 +000089 printk(BIOS_DEBUG, "base = 0x%04x, reg = 0x%02x, "
90 "value = 0x%02x\n", base, reg, value);
Yinghai Lubc7ceb12007-02-03 15:28:20 +000091 pnp_write_index(base, reg, value);
92 }
93}
94
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +110095static void w83627ehg_init(struct device *dev)
Yinghai Lubc7ceb12007-02-03 15:28:20 +000096{
Uwe Hermann5330dd92010-11-11 13:14:55 +000097 struct resource *res0;
Uwe Hermann340fa932010-11-10 14:53:36 +000098
99 if (!dev->enabled)
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000100 return;
Uwe Hermann340fa932010-11-10 14:53:36 +0000101
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000102 switch(dev->path.pnp.device) {
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000103 case W83627EHG_KBC:
Edward O'Callaghandef00be2014-04-30 05:01:52 +1000104 pc_keyboard_init();
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000105 break;
106 case W83627EHG_HWM:
107 res0 = find_resource(dev, PNP_IDX_IO0);
108#define HWM_INDEX_PORT 5
109 init_hwm(res0->base + HWM_INDEX_PORT);
110 break;
111 case W83627EHG_ACPI:
112 init_acpi(dev);
113 break;
114 }
115}
116
Edward O'Callaghanf21bdc32014-10-21 07:43:41 +1100117static void w83627ehg_pnp_enable_resources(struct device *dev)
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000118{
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000119 pnp_enable_resources(dev);
120
Nico Huber13dc9762013-06-15 19:33:15 +0200121 pnp_enter_conf_mode(dev);
Stefan Reinauer2b34db82009-02-28 20:10:20 +0000122 switch (dev->path.pnp.device) {
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000123 case W83627EHG_HWM:
Uwe Hermann340fa932010-11-10 14:53:36 +0000124 printk(BIOS_DEBUG, "W83627EHG HWM SMBus enabled\n");
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000125 enable_hwm_smbus(dev);
126 break;
127 }
Nico Huber13dc9762013-06-15 19:33:15 +0200128 pnp_exit_conf_mode(dev);
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000129}
130
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000131static struct device_operations ops = {
132 .read_resources = pnp_read_resources,
Nico Huber0b2ee932013-06-15 19:58:35 +0200133 .set_resources = pnp_set_resources,
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000134 .enable_resources = w83627ehg_pnp_enable_resources,
Nico Huber0b2ee932013-06-15 19:58:35 +0200135 .enable = pnp_alt_enable,
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000136 .init = w83627ehg_init,
Nico Huber1c811282013-06-15 20:33:44 +0200137 .ops_pnp_mode = &pnp_conf_mode_8787_aa,
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000138};
139
140static struct pnp_info pnp_dev_info[] = {
Uwe Hermann3a4ed152010-12-05 22:36:14 +0000141 { &ops, W83627EHG_FDC, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, },
142 { &ops, W83627EHG_PP, PNP_IO0 | PNP_IRQ0 | PNP_DRQ0, {0x07f8, 0}, },
143 { &ops, W83627EHG_SP1, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
144 { &ops, W83627EHG_SP2, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
145 { &ops, W83627EHG_KBC, PNP_IO0 | PNP_IO1 | PNP_IRQ0 | PNP_IRQ1, {0x07ff, 0}, {0x07ff, 4}, },
146 { &ops, W83627EHG_SFI, PNP_IO0 | PNP_IRQ0, {0x07f8, 0}, },
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000147 { &ops, W83627EHG_WDTO_PLED, },
Uwe Hermann3a4ed152010-12-05 22:36:14 +0000148 { &ops, W83627EHG_ACPI, PNP_IRQ0, },
149 { &ops, W83627EHG_HWM, PNP_IO0 | PNP_IRQ0, {0x07fe, 0}, },
150
Uwe Hermanna69d9782010-11-15 19:35:14 +0000151 { &ops, W83627EHG_GAME, PNP_IO0, {0x07ff, 0}, },
Alexandru Gagniuc4a038ca2011-02-08 02:36:39 +0000152 { &ops, W83627EHG_MIDI, PNP_IO1 | PNP_IRQ0, {0, 0}, {0x07fe, 4}, },
Rudolf Marek8dcab782008-02-18 20:37:49 +0000153 { &ops, W83627EHG_GPIO1, },
154 { &ops, W83627EHG_GPIO2, },
155 { &ops, W83627EHG_GPIO3, },
156 { &ops, W83627EHG_GPIO4, },
157 { &ops, W83627EHG_GPIO5, },
158 { &ops, W83627EHG_GPIO6, },
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000159};
160
161static void enable_dev(struct device *dev)
162{
Uwe Hermann340fa932010-11-10 14:53:36 +0000163 pnp_enable_devices(dev, &ops, ARRAY_SIZE(pnp_dev_info), pnp_dev_info);
Yinghai Lubc7ceb12007-02-03 15:28:20 +0000164}
165
166struct chip_operations superio_winbond_w83627ehg_ops = {
167 CHIP_NAME("Winbond W83627EHG Super I/O")
168 .enable_dev = enable_dev,
169};