blob: 4bf5a1875d6536b55a829dfcb8a4252bdb3f3f4f [file] [log] [blame]
Marc Jones8f210762009-03-08 04:37:39 +00001/*
2 * This file is part of msrtool.
3 *
4 * Copyright (c) 2009 Marc Jones <marcj303@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Marc Jones8f210762009-03-08 04:37:39 +000018 */
19
20#include "msrtool.h"
21
Anton Kochkov59b36f12012-07-21 07:29:48 +040022int k8_probe(const struct targetdef *target, const struct cpuid_t *id) {
Marc Jones8f210762009-03-08 04:37:39 +000023 return 0xF == id->family;
24}
25
26/*
27 * AMD BKDG Publication # 32559 Revision: 3.08 Issue Date: July 2007
28 */
29const struct msrdef k8_msrs[] = {
30 { 0xC0000080, MSRTYPE_RDWR, MSR2(0, 0), "EFER Register", "Extended Feature Enable Register", {
31 { 63, 32, RESERVED },
32 { 31, 18, RESERVED },
33 { 14, 1, "FFXSR:", "Fast FXSAVE/FRSTOR Enable", PRESENT_DEC, {
34 { MSR1(0), "FXSAVE/FRSTOR disabled" },
35 { MSR1(1), "FXSAVE/FRSTOR enabled" },
36 { BITVAL_EOT }
37 }},
38 { 13, 1, "LMSLE:", "Long Mode Segment Limit Enable", PRESENT_DEC, {
39 { MSR1(0), "Long mode segment limit check disabled" },
Uwe Hermann708ccac2009-04-10 21:05:56 +000040 { MSR1(1), "Long mode segment limit check enabled" },
Marc Jones8f210762009-03-08 04:37:39 +000041 { BITVAL_EOT }
42 }},
43 { 12, 1, "SVME:", "SVM Enable", PRESENT_DEC, {
44 { MSR1(0), "SVM features disabled" },
45 { MSR1(1), "SVM features enabled" },
46 { BITVAL_EOT }
47 }},
48 { 11, 1, "NXE:", "No-Execute Page Enable", PRESENT_DEC, {
49 { MSR1(0), "NXE features disabled" },
50 { MSR1(1), "NXE features enabled" },
51 { BITVAL_EOT }
52 }},
53 { 10, 1, "LMA:", "Long Mode Active", PRESENT_DEC, {
54 { MSR1(0), "Long Mode feature not active" },
55 { MSR1(1), "Long Mode feature active" },
56 { BITVAL_EOT }
57 }},
58 { 9, 1, RESERVED },
59 { 8, 1, "LME:", "Long Mode Enable", PRESENT_DEC, {
60 { MSR1(0), "Long Mode feature disabled" },
61 { MSR1(1), "Long Mode feature enabled" },
62 { BITVAL_EOT }
63 }},
64 { 7, 7, RESERVED },
65 { 0, 1, "SYSCALL:", "System Call Extension Enable", PRESENT_DEC, {
66 { MSR1(0), "System Call feature disabled" },
67 { MSR1(1), "System Call feature enabled" },
68 { BITVAL_EOT }
69 }},
70 { BITS_EOT }
71 }},
72
73 { 0xC0010010, MSRTYPE_RDWR, MSR2(0, 0), "SYSCFG Register", "This register controls the system configuration", {
74 { 63, 32, RESERVED },
75 { 31, 9, RESERVED },
76 { 22, 1, "Tom2ForceMemTypeWB:", "Top of Memory 2 Memory Type Write Back", PRESENT_DEC, {
77 { MSR1(0), "Tom2ForceMemTypeWB disabled" },
78 { MSR1(1), "Tom2ForceMemTypeWB enabled" },
79 { BITVAL_EOT }
80 }},
81 { 21, 1, "MtrrTom2En:", "Top of Memory Address Register 2 Enable", PRESENT_DEC, {
82 { MSR1(0), "MtrrTom2En disabled" },
83 { MSR1(1), "MtrrTom2En enabled" },
84 { BITVAL_EOT }
85 }},
86 { 20, 1, "MtrrVarDramEn:", "Top of Memory Address Register and I/O Range Register Enable", PRESENT_DEC, {
87 { MSR1(0), "MtrrVarDramEn disabled" },
88 { MSR1(1), "MtrrVarDramEn enabled" },
89 { BITVAL_EOT }
90 }},
91 { 19, 1, "MtrrFixDramModEn:", "RdDram and WrDram Bits Modification Enable", PRESENT_DEC, {
92 { MSR1(0), "MtrrFixDramModEn disabled" },
93 { MSR1(1), "MtrrFixDramModEn enabled" },
94 { BITVAL_EOT }
95 }},
96 { 18, 1, "MtrrFixDramEn:", "Fixed RdDram and WrDram Attributes Enable", PRESENT_DEC, {
97 { MSR1(0), "MtrrFixDramEn disabled" },
98 { MSR1(1), "MtrrFixDramEn enabled" },
99 { BITVAL_EOT }
100 }},
101 { 17, 1, "SysUcLockEn:", "System Interface Lock Command Enable", PRESENT_DEC, {
102 { MSR1(0), "SysUcLockEn disabled" },
103 { MSR1(1), "SysUcLockEn enabled" },
104 { BITVAL_EOT }
105 }},
106 { 16, 1, "ChxToDirtyDis:", "Change to Dirty Command Disable", PRESENT_DEC, {
107 { MSR1(0), "ChxToDirtyDis disabled" },
108 { MSR1(1), "ChxToDirtyDis enabled" },
109 { BITVAL_EOT }
110 }},
111 { 15, 5, RESERVED },
112 { 10, 1, "SetDirtyEnO:", "SharedToDirty Command for O->M State Transition Enable", PRESENT_DEC, {
113 { MSR1(0), "SetDirtyEnO disabled" },
114 { MSR1(1), "SetDirtyEnO enabled" },
115 { BITVAL_EOT }
116 }},
117 { 9, 1, "SetDirtyEnS:", "SharedToDirty Command for S->M State Transition Enable", PRESENT_DEC, {
118 { MSR1(0), "SetDirtyEnS disabled" },
119 { MSR1(1), "SetDirtyEnS enabled" },
120 { BITVAL_EOT }
121 }},
122 { 8, 1, "SetDirtyEnE:", "CleanToDirty Command for E->M State Transition Enable", PRESENT_DEC, {
123 { MSR1(0), "SetDirtyEnE disabled" },
124 { MSR1(1), "SetDirtyEnE enabled" },
125 { BITVAL_EOT }
126 }},
127 { 7, 3, "SysVicLimit:", "Outstanding Victim Bus Command Limit", PRESENT_HEX, {
128 { BITVAL_EOT }
129 }},
130 { 4, 5, "SysAckLimit:", "Outstanding Bus Command Limit", PRESENT_HEX, {
131 { BITVAL_EOT }
132 }},
133 { BITS_EOT }
134 }},
135
Uwe Hermann708ccac2009-04-10 21:05:56 +0000136 { 0xC0010015, MSRTYPE_RDWR, MSR2(0, 0), "HWCR Register", "This register controls the hardware configuration", {
Marc Jones8f210762009-03-08 04:37:39 +0000137 { 63, 32, RESERVED },
138 { 31, 2, RESERVED },
139 { 29, 6, "START_FID:", "Status of the startup FID", PRESENT_HEX, {
140 { BITVAL_EOT }
141 }},
142 { 23, 5, RESERVED },
143 { 18, 1, "MCi_STATUS_WREN:", "MCi Status Write Enable", PRESENT_DEC, {
144 { MSR1(0), "MCi_STATUS_WREN disabled" },
145 { MSR1(1), "MCi_STATUS_WREN enabled" },
146 { BITVAL_EOT }
147 }},
148 { 17, 1, "WRAP32DIS:", "32-bit Address Wrap Disable", PRESENT_DEC, {
149 { MSR1(0), "WRAP32DIS clear" },
150 { MSR1(1), "WRAP32DIS set" },
151 { BITVAL_EOT }
152 }},
153 { 16, 1, RESERVED },
154 { 15, 1, "SSEDIS:", "SSE Instructions Disable", PRESENT_DEC, {
155 { MSR1(0), "SSEDIS clear" },
156 { MSR1(1), "SSEDIS set" },
157 { BITVAL_EOT }
158 }},
159 { 14, 1, "RSMSPCYCDIS:", "Special Bus Cycle On RSM Disable", PRESENT_DEC, {
160 { MSR1(0), "RSMSPCYCDIS clear" },
161 { MSR1(1), "RSMSPCYCDIS set" },
162 { BITVAL_EOT }
163 }},
164 { 13, 1, "SMISPCYCDIS:", "Special Bus Cycle On SMI Disable", PRESENT_DEC, {
165 { MSR1(0), "SMISPCYCDIS clear" },
166 { MSR1(1), "SMISPCYCDIS set" },
167 { BITVAL_EOT }
168 }},
169 { 12, 1, "HLTXSPCYCEN:", "Enable Special Bus Cycle On Exit From HLT", PRESENT_DEC, {
170 { MSR1(0), "HLTXSPCYCEN disabled" },
171 { MSR1(1), "HLTXSPCYCEN enabled" },
172 { BITVAL_EOT }
173 }},
174 { 11, 4, RESERVED },
175 { 8, 1, "IGNNE_EM:", "IGNNE Port Emulation Enable", PRESENT_DEC, {
176 { MSR1(0), "IGNNE_EM disabled" },
177 { MSR1(1), "IGNNE_EM enabled" },
178 { BITVAL_EOT }
179 }},
180 { 7, 1, "DISLOCK:", "Disable x86 LOCK prefix functionality", PRESENT_DEC, {
181 { MSR1(0), "DISLOCK clear" },
182 { MSR1(1), "DISLOCK set" },
183 { BITVAL_EOT }
184 }},
185 { 6, 1, "FFDIS:", "TLB Flush Filter Disable", PRESENT_DEC, {
186 { MSR1(0), "FFDIS clear" },
187 { MSR1(1), "FFDIS set" },
188 { BITVAL_EOT }
189 }},
190 { 5, 1, RESERVED },
191 { 4, 1, "INVD_WBINVD:", "INVD to WBINVD Conversion", PRESENT_DEC, {
192 { MSR1(0), "INVD_WBINVD disabled" },
193 { MSR1(1), "INVD_WBINVD enabled" },
194 { BITVAL_EOT }
195 }},
196 { 3, 1, "TLBCACHEDIS:", "TLB Cacheable Memory Disable", PRESENT_DEC, {
197 { MSR1(0), "TLBCACHEDIS clear" },
198 { MSR1(1), "TLBCACHEDIS set" },
199 { BITVAL_EOT }
200 }},
201 { 2, 1, RESERVED },
202 { 1, 1, "SLOWFENCE:", "Slow SFENCE Enable", PRESENT_DEC, {
203 { MSR1(0), "SLOWFENCE disabled" },
204 { MSR1(1), "SLOWFENCE enabled" },
205 { BITVAL_EOT }
206 }},
207 { 0, 1, "SMMLOCK:", "SMM Configuration Lock", PRESENT_DEC, {
208 { MSR1(0), "SMMLOCK disabled" },
209 { MSR1(1), "SMMLOCK enabled" },
210 { BITVAL_EOT }
211 }},
212 { BITS_EOT }
213 }},
214
215 { 0xC001001F, MSRTYPE_RDWR, MSR2(0, 0), "NB_CFG Register", "", {
216 { 63, 9, RESERVED },
217 { 54, 1, "InitApicIdCpuIdLo:", "CpuId and NodeId[2:0] bit field positions are swapped in the APICID", PRESENT_DEC, {
218 { MSR1(0), "CpuId and NodeId not swapped" },
219 { MSR1(1), "CpuId and NodeId swapped" },
220 { BITVAL_EOT }
221 }},
222 { 53, 8, RESERVED },
223 { 45, 1, "DisUsSysMgtRqToNLdt:", "Disable Upstream System Management Rebroadcast", PRESENT_DEC, {
224 { MSR1(0), "Upstream Rebroadcast disabled" },
225 { MSR1(1), "Upstream Rebroadcast enabled" },
226 { BITVAL_EOT }
227 }},
228 { 44, 1, RESERVED },
229 { 43, 1, "DisThmlPfMonSmiInt:", "Disable Performance Monitor SMI", PRESENT_DEC, {
230 { MSR1(0), "Performance Monitor SMI enabled" },
231 { MSR1(1), "Performance Monitor SMI disabled" },
232 { BITVAL_EOT }
233 }},
234 { 42, 6, RESERVED },
235 { 36, 1, "DisDatMsk:", "Disables DRAM data masking function", PRESENT_DEC, {
236 { MSR1(0), "DRAM data masking enabled" },
237 { MSR1(1), "DRAM data masking disabled" },
238 { BITVAL_EOT }
239 }},
240 { 35, 4, RESERVED },
241 { 31, 1, "DisCohLdtCfg:", "Disable Coherent HyperTransport Configuration Accesses", PRESENT_DEC, {
242 { MSR1(0), "Coherent HyperTransport Configuration enabled" },
243 { MSR1(1), "Coherent HyperTransport Configuration disabled" },
244 { BITVAL_EOT }
245 }},
246 { 30, 21, RESERVED },
247 { 9, 1, "DisRefUseFreeBuf:", "Disable Display Refresh from Using Free List Buffers", PRESENT_DEC, {
248 { MSR1(0), "Display refresh requests enabled" },
249 { MSR1(1), "Display refresh requests disabled" },
250 { BITVAL_EOT }
251 }},
252 { BITS_EOT }
253 }},
254
255 { 0xC001001A, MSRTYPE_RDWR, MSR2(0, 0), "TOP_MEM Register", "This register indicates the first byte of I/O above DRAM", {
256 { 63, 24, RESERVED },
257 { 39, 8, "TOM 39-32", "", PRESENT_HEX, {
258 { BITVAL_EOT }
259 }},
260 { 31, 9, "TOM 31-23", "", PRESENT_HEX, {
261 { BITVAL_EOT }
262 }},
263 { 22, 23, RESERVED },
264 { BITS_EOT }
265 }},
266
267 { 0xC001001D, MSRTYPE_RDWR, MSR2(0, 0), "TOP_MEM2 Register", "This register indicates the Top of Memory above 4GB", {
268 { 63, 24, RESERVED },
269 { 39, 8, "TOM2 39-32", "", PRESENT_HEX, {
270 { BITVAL_EOT }
271 }},
272 { 31, 9, "TOM2 31-23", "", PRESENT_HEX, {
273 { BITVAL_EOT }
274 }},
275 { 22, 23, RESERVED },
276 { BITS_EOT }
277 }},
278
279 { 0xC0010016, MSRTYPE_RDWR, MSR2(0, 0), "IORRBase0", "This register holds the base of the variable I/O range", {
280 { 63, 24, RESERVED },
281 { 39, 8, "BASE 27-20", "", PRESENT_HEX, {
282 { BITVAL_EOT }
283 }},
284 { 31, 20, "BASE 20-0", "", PRESENT_HEX, {
285 { BITVAL_EOT }
286 }},
287 { 11, 6, RESERVED },
288 { 5, 1, "RdDram:", "Read from DRAM", PRESENT_DEC, {
289 { MSR1(0), "RdDram disabled" },
290 { MSR1(1), "RdDram enabled" },
291 { BITVAL_EOT }
292 }},
293 { 4, 1, "WrDram:", "Write to DRAM", PRESENT_DEC, {
294 { MSR1(0), "WrDram disabled" },
295 { MSR1(1), "WrDram enabled" },
296 { BITVAL_EOT }
297 }},
298 { BITS_EOT }
299 }},
300
301 { 0xC0010017, MSRTYPE_RDWR, MSR2(0, 0), "IORRMask0", "This register holds the mask of the variable I/O range", {
302 { 63, 24, RESERVED },
303 { 39, 8, "MASK 27-20", "", PRESENT_HEX, {
304 { BITVAL_EOT }
305 }},
306 { 31, 20, "MASK 20-0", "", PRESENT_HEX, {
307 { BITVAL_EOT }
308 }},
309 { 11, 1, "V:", "Enables variable I/O range registers", PRESENT_DEC, {
310 { MSR1(0), "V I/O range disabled" },
311 { MSR1(1), "V I/O range enabled" },
312 { BITVAL_EOT }
313 }},
314 { 10, 11, RESERVED },
315 { BITS_EOT }
316 }},
317
318 { 0xC0010018, MSRTYPE_RDWR, MSR2(0, 0), "IORRBase1", "This register holds the base of the variable I/O range", {
319 { 63, 24, RESERVED },
320 { 39, 8, "BASE 27-20", "", PRESENT_HEX, {
321 { BITVAL_EOT }
322 }},
323 { 31, 20, "BASE 20-0", "", PRESENT_HEX, {
324 { BITVAL_EOT }
325 }},
326 { 11, 6, RESERVED },
327 { 5, 1, "RdDram:", "Read from DRAM", PRESENT_DEC, {
328 { MSR1(0), "RdDram disabled" },
329 { MSR1(1), "RdDram enabled" },
330 { BITVAL_EOT }
331 }},
332 { 4, 1, "WrDram:", "Write to DRAM", PRESENT_DEC, {
333 { MSR1(0), "WrDram disabled" },
334 { MSR1(1), "WrDram enabled" },
335 { BITVAL_EOT }
336 }},
337 { BITS_EOT }
338 }},
339
340 { 0xC0010019, MSRTYPE_RDWR, MSR2(0, 0), "IORRMask1", "This register holds the mask of the variable I/O range", {
341 { 63, 24, RESERVED },
342 { 39, 8, "MASK 27-20", "", PRESENT_HEX, {
343 { BITVAL_EOT }
344 }},
345 { 31, 20, "MASK 20-0", "", PRESENT_HEX, {
346 { BITVAL_EOT }
347 }},
348 { 11, 1, "V:", "Enables variable I/O range registers", PRESENT_DEC, {
349 { MSR1(0), "V I/O range disabled" },
350 { MSR1(1), "V I/O range enabled" },
351 { BITVAL_EOT }
352 }},
353 { 10, 11, RESERVED },
354 { BITS_EOT }
355 }},
356
Marc Jones8f210762009-03-08 04:37:39 +0000357 { MSR_EOT }
358};