blob: 8bf5225703263efd23d87fea66648abf1c194961 [file] [log] [blame]
Angel Ponsc74dae92020-04-02 23:48:16 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Yinghai Lu13f1c2a2005-07-08 02:49:49 +00007#include <device/pcix.h>
8
Elyes HAOUASb9e82f02018-05-02 21:29:55 +02009static void pcix_tune_dev(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000010{
Uwe Hermannd453dd02010-10-18 00:00:57 +000011 u32 status;
12 u16 orig_cmd, cmd;
13 unsigned int cap, max_read, max_tran;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000014
Uwe Hermannd453dd02010-10-18 00:00:57 +000015 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000016 return;
Uwe Hermannd453dd02010-10-18 00:00:57 +000017
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000018 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Uwe Hermannd453dd02010-10-18 00:00:57 +000019 if (!cap)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000020 return;
Uwe Hermannd453dd02010-10-18 00:00:57 +000021
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000022 printk(BIOS_DEBUG, "%s PCI-X tuning\n", dev_path(dev));
Uwe Hermannd453dd02010-10-18 00:00:57 +000023
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000024 status = pci_read_config32(dev, cap + PCI_X_STATUS);
Uwe Hermannd453dd02010-10-18 00:00:57 +000025 orig_cmd = cmd = pci_read_config16(dev, cap + PCI_X_CMD);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000026
27 max_read = (status & PCI_X_STATUS_MAX_READ) >> 21;
28 max_tran = (status & PCI_X_STATUS_MAX_SPLIT) >> 23;
29 if (max_read != ((cmd & PCI_X_CMD_MAX_READ) >> 2)) {
30 cmd &= ~PCI_X_CMD_MAX_READ;
31 cmd |= max_read << 2;
32 }
33 if (max_tran != ((cmd & PCI_X_CMD_MAX_SPLIT) >> 4)) {
34 cmd &= ~PCI_X_CMD_MAX_SPLIT;
35 cmd |= max_tran << 4;
36 }
Uwe Hermannd453dd02010-10-18 00:00:57 +000037
38 /* Don't attempt to handle PCI-X errors. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000039 cmd &= ~PCI_X_CMD_DPERR_E;
Uwe Hermannd453dd02010-10-18 00:00:57 +000040
Uwe Hermanne4870472010-11-04 23:23:47 +000041 /* Enable relaxed ordering. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000042 cmd |= PCI_X_CMD_ERO;
Uwe Hermannd453dd02010-10-18 00:00:57 +000043
44 if (orig_cmd != cmd)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000045 pci_write_config16(dev, cap + PCI_X_CMD, cmd);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000046}
47
Myles Watson894a3472010-06-09 22:41:35 +000048static void pcix_tune_bus(struct bus *bus)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000049{
Elyes HAOUASb9e82f02018-05-02 21:29:55 +020050 struct device *child;
Uwe Hermannd453dd02010-10-18 00:00:57 +000051
52 for (child = bus->children; child; child = child->sibling)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000053 pcix_tune_dev(child);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000054}
55
Uwe Hermannd453dd02010-10-18 00:00:57 +000056const char *pcix_speed(u16 sstatus)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000057{
58 static const char conventional[] = "Conventional PCI";
59 static const char pcix_66mhz[] = "66MHz PCI-X";
60 static const char pcix_100mhz[] = "100MHz PCI-X";
61 static const char pcix_133mhz[] = "133MHz PCI-X";
62 static const char pcix_266mhz[] = "266MHz PCI-X";
63 static const char pcix_533mhz[] = "533MHZ PCI-X";
64 static const char unknown[] = "Unknown";
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000065 const char *result;
Uwe Hermannd453dd02010-10-18 00:00:57 +000066
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000067 result = unknown;
Uwe Hermannd453dd02010-10-18 00:00:57 +000068
69 switch (PCI_X_SSTATUS_MFREQ(sstatus)) {
Stefan Reinauer14e22772010-04-27 06:56:47 +000070 case PCI_X_SSTATUS_CONVENTIONAL_PCI:
71 result = conventional;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000072 break;
73 case PCI_X_SSTATUS_MODE1_66MHZ:
74 result = pcix_66mhz;
75 break;
76 case PCI_X_SSTATUS_MODE1_100MHZ:
77 result = pcix_100mhz;
78 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000079 case PCI_X_SSTATUS_MODE1_133MHZ:
80 result = pcix_133mhz;
81 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000082 case PCI_X_SSTATUS_MODE2_266MHZ_REF_66MHZ:
83 case PCI_X_SSTATUS_MODE2_266MHZ_REF_100MHZ:
84 case PCI_X_SSTATUS_MODE2_266MHZ_REF_133MHZ:
85 result = pcix_266mhz;
86 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000087 case PCI_X_SSTATUS_MODE2_533MHZ_REF_66MHZ:
88 case PCI_X_SSTATUS_MODE2_533MHZ_REF_100MHZ:
89 case PCI_X_SSTATUS_MODE2_533MHZ_REF_133MHZ:
90 result = pcix_533mhz;
91 break;
92 }
Uwe Hermanne4870472010-11-04 23:23:47 +000093
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000094 return result;
95}
96
Elyes HAOUASb9e82f02018-05-02 21:29:55 +020097void pcix_scan_bridge(struct device *dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000098{
Uwe Hermannd453dd02010-10-18 00:00:57 +000099 unsigned int pos;
100 u16 sstatus;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000101
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200102 do_pci_scan_bridge(dev, pci_scan_bus);
Uwe Hermannd453dd02010-10-18 00:00:57 +0000103
104 /* Find the PCI-X capability. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000105 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
106 sstatus = pci_read_config16(dev, pos + PCI_X_SEC_STATUS);
107
Uwe Hermannd453dd02010-10-18 00:00:57 +0000108 if (PCI_X_SSTATUS_MFREQ(sstatus) != PCI_X_SSTATUS_CONVENTIONAL_PCI)
Myles Watson894a3472010-06-09 22:41:35 +0000109 pcix_tune_bus(dev->link_list);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000110
Uwe Hermannd453dd02010-10-18 00:00:57 +0000111 /* Print the PCI-X bus speed. */
112 printk(BIOS_DEBUG, "PCI: %02x: %s\n", dev->link_list->secondary,
113 pcix_speed(sstatus));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000114}
115
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000116/** Default device operations for PCI-X bridges */
117static struct pci_operations pcix_bus_ops_pci = {
118 .set_subsystem = 0,
119};
120
121struct device_operations default_pcix_ops_bus = {
122 .read_resources = pci_bus_read_resources,
123 .set_resources = pci_dev_set_resources,
124 .enable_resources = pci_bus_enable_resources,
Uwe Hermannd453dd02010-10-18 00:00:57 +0000125 .scan_bus = pcix_scan_bridge,
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000126 .reset_bus = pci_bus_reset,
127 .ops_pci = &pcix_bus_ops_pci,
128};