blob: e30683673689e57c84d098bd536c2ecdf0b998a8 [file] [log] [blame]
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030014 */
15
16#include <console/console.h>
17
18#include <arch/io.h>
19#include <arch/acpi.h>
20
21#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <device/pci_ops.h>
25#include <cbmem.h>
26#include "hudson.h"
27#include "smbus.h"
28#include "smi.h"
WANG Siyuanc7667f02015-06-23 22:28:17 +080029#include "fchec.h"
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030030
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030031int acpi_get_sleep_type(void)
32{
33 u16 tmp = inw(ACPI_PM1_CNT_BLK);
34 tmp = ((tmp & (7 << 10)) >> 10);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030035 return (int)tmp;
36}
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030037
38void pm_write8(u8 reg, u8 value)
39{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080040 write8((void *)(PM_MMIO_BASE + reg), value);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030041}
42
43u8 pm_read8(u8 reg)
44{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080045 return read8((void *)(PM_MMIO_BASE + reg));
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030046}
47
48void pm_write16(u8 reg, u16 value)
49{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080050 write16((void *)(PM_MMIO_BASE + reg), value);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030051}
52
53u16 pm_read16(u16 reg)
54{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055 return read16((void *)(PM_MMIO_BASE + reg));
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030056}
57
58void hudson_enable(device_t dev)
59{
60 printk(BIOS_DEBUG, "hudson_enable()\n");
61 switch (dev->path.pci.devfn) {
62 case (0x14 << 3) | 7: /* 0:14.7 SD */
63 if (dev->enabled == 0) {
64 // read the VENDEV ID
65 device_t sd_dev = dev_find_slot( 0, PCI_DEVFN( 0x14, 7));
66 u32 sd_device_id = pci_read_config32( sd_dev, 0) >> 16;
67 /* turn off the SDHC controller in the PM reg */
68 u8 reg8;
69 if (sd_device_id == PCI_DEVICE_ID_AMD_HUDSON_SD) {
Marc Jonesd7717862017-04-09 17:55:56 -060070 reg8 = pm_read8(PM_HUD_SD_FLASH_CTRL);
71 reg8 &= ~BIT(0);
72 pm_write8(PM_HUD_SD_FLASH_CTRL, reg8);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030073 }
74 else if (sd_device_id == PCI_DEVICE_ID_AMD_YANGTZE_SD) {
Marc Jonesd7717862017-04-09 17:55:56 -060075 reg8 = pm_read8(PM_YANG_SD_FLASH_CTRL);
76 reg8 &= ~BIT(0);
77 pm_write8(PM_YANG_SD_FLASH_CTRL, reg8);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030078 }
79 /* remove device 0:14.7 from PCI space */
Marc Jonesd7717862017-04-09 17:55:56 -060080 reg8 = pm_read8(PM_MANUAL_RESET);
81 reg8 &= ~BIT(6);
82 pm_write8(PM_MANUAL_RESET, reg8);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030083 }
84 break;
85 default:
86 break;
87 }
88}
89
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +030090static void hudson_init_acpi_ports(void)
91{
92 /* We use some of these ports in SMM regardless of whether or not
93 * ACPI tables are generated. Enable these ports indiscriminately.
94 */
95
Marc Jonesd7717862017-04-09 17:55:56 -060096 pm_write16(PM_EVT_BLK, ACPI_PM_EVT_BLK);
97 pm_write16(PM1_CNT_BLK, ACPI_PM1_CNT_BLK);
98 pm_write16(PM_TMR_BLK, ACPI_PM_TMR_BLK);
99 pm_write16(PM_GPE0_BLK, ACPI_GPE0_BLK);
Timothy Pearson033bb4b2015-02-10 22:21:39 -0600100 /* CpuControl is in \_PR.CP00, 6 bytes */
Marc Jonesd7717862017-04-09 17:55:56 -0600101 pm_write16(PM_CPU_CTRL, ACPI_CPU_CONTROL);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300102
103 if (IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)) {
Marc Jonesd7717862017-04-09 17:55:56 -0600104 pm_write16(PM_ACPI_SMI_CMD, ACPI_SMI_CTL_PORT);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300105 hudson_enable_acpi_cmd_smi();
106 } else {
Marc Jonesd7717862017-04-09 17:55:56 -0600107 pm_write16(PM_ACPI_SMI_CMD, 0);
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300108 }
109
110 /* AcpiDecodeEnable, When set, SB uses the contents of the PM registers
111 * at index 60-6B to decode ACPI I/O address. AcpiSmiEn & SmiCmdEn
112 */
Marc Jonesd7717862017-04-09 17:55:56 -0600113 pm_write8(PM_ACPI_CONF, BIT(0) | BIT(1) | BIT(4) | BIT(2));
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300114}
115
116static void hudson_init(void *chip_info)
117{
118 hudson_init_acpi_ports();
119}
120
121static void hudson_final(void *chip_info)
122{
Kyösti Mälkkieb064b32017-08-24 21:20:10 +0300123 if (IS_ENABLED(CONFIG_HUDSON_IMC_FWM)) {
124 agesawrapper_fchecfancontrolservice();
125 if (!IS_ENABLED(CONFIG_ACPI_ENABLE_THERMAL_ZONE))
126 enable_imc_thermal_zone();
127 }
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300128}
129
Dave Frodinbc21a412015-01-19 11:40:38 -0700130struct chip_operations southbridge_amd_pi_hudson_ops = {
Kyösti Mälkkie8b4da22014-10-21 18:22:32 +0300131 CHIP_NAME("ATI HUDSON")
132 .enable_dev = hudson_enable,
133 .init = hudson_init,
134 .final = hudson_final
135};