blob: d0638caaa96739b8776b4d3071c5834bd393b3b4 [file] [log] [blame]
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030022#include <arch/acpi.h>
Vladimir Serbinenkodb09b0622014-10-08 22:15:17 +020023#include <arch/acpigen.h>
Siyuan Wang3e32cc02013-07-09 17:16:20 +080024#include <stdint.h>
25#include <device/device.h>
26#include <device/pci.h>
27#include <device/pci_ids.h>
28#include <device/hypertransport.h>
29#include <stdlib.h>
30#include <string.h>
31#include <lib.h>
32#include <cpu/cpu.h>
33#include <cbmem.h>
34
35#include <cpu/x86/lapic.h>
36#include <cpu/amd/mtrr.h>
37
38#include <Porting.h>
39#include <AGESA.h>
40#include <Options.h>
41#include <Topology.h>
42#include <cpu/amd/amdfam16.h>
43#include <cpuRegisters.h>
Kyösti Mälkkif21c2ac2014-10-19 09:35:18 +030044#include <northbridge/amd/agesa/agesawrapper.h>
Siyuan Wang3e32cc02013-07-09 17:16:20 +080045
46#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
47
Siyuan Wang3e32cc02013-07-09 17:16:20 +080048typedef struct dram_base_mask {
49 u32 base; //[47:27] at [28:8]
50 u32 mask; //[47:27] at [28:8] and enable at bit 0
51} dram_base_mask_t;
52
53static unsigned node_nums;
54static unsigned sblink;
55static device_t __f0_dev[MAX_NODE_NUMS];
56static device_t __f1_dev[MAX_NODE_NUMS];
57static device_t __f2_dev[MAX_NODE_NUMS];
58static device_t __f4_dev[MAX_NODE_NUMS];
59static unsigned fx_devs = 0;
60
61static dram_base_mask_t get_dram_base_mask(u32 nodeid)
62{
63 device_t dev;
64 dram_base_mask_t d;
65 dev = __f1_dev[0];
66 u32 temp;
67 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
68 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
69 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
70 d.mask |= temp<<21;
71 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
72 d.mask |= (temp & 1); // enable bit
73 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
74 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
75 d.base |= temp<<21;
76 return d;
77}
78
79static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
80 u32 io_min, u32 io_max)
81{
82 u32 i;
83 u32 tempreg;
84 /* io range allocation */
85 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
86 for (i=0; i<node_nums; i++)
87 pci_write_config32(__f1_dev[i], reg+4, tempreg);
88 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
89#if 0
90 // FIXME: can we use VGA reg instead?
91 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
92 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
93 __func__, dev_path(dev), link);
94 tempreg |= PCI_IO_BASE_VGA_EN;
95 }
96 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
97 tempreg |= PCI_IO_BASE_NO_ISA;
98 }
99#endif
100 for (i=0; i<node_nums; i++)
101 pci_write_config32(__f1_dev[i], reg, tempreg);
102}
103
104static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
105{
106 u32 i;
107 u32 tempreg;
108 /* io range allocation */
109 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
110 for (i=0; i<nodes; i++)
111 pci_write_config32(__f1_dev[i], reg+4, tempreg);
112 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
113 for (i=0; i<node_nums; i++)
114 pci_write_config32(__f1_dev[i], reg, tempreg);
115}
116
117static device_t get_node_pci(u32 nodeid, u32 fn)
118{
119#if MAX_NODE_NUMS + CONFIG_CDB >= 32
120 if ((CONFIG_CDB + nodeid) < 32) {
121 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
122 } else {
123 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
124 }
125#else
126 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
127#endif
128}
129
130static void get_fx_devs(void)
131{
132 int i;
133 for (i = 0; i < MAX_NODE_NUMS; i++) {
134 __f0_dev[i] = get_node_pci(i, 0);
135 __f1_dev[i] = get_node_pci(i, 1);
136 __f2_dev[i] = get_node_pci(i, 2);
137 __f4_dev[i] = get_node_pci(i, 4);
138 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
139 fx_devs = i+1;
140 }
141 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
142 die("Cannot find 0:0x18.[0|1]\n");
143 }
144 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
145}
146
147static u32 f1_read_config32(unsigned reg)
148{
149 if (fx_devs == 0)
150 get_fx_devs();
151 return pci_read_config32(__f1_dev[0], reg);
152}
153
154static void f1_write_config32(unsigned reg, u32 value)
155{
156 int i;
157 if (fx_devs == 0)
158 get_fx_devs();
159 for(i = 0; i < fx_devs; i++) {
160 device_t dev;
161 dev = __f1_dev[i];
162 if (dev && dev->enabled) {
163 pci_write_config32(dev, reg, value);
164 }
165 }
166}
167
168static u32 amdfam16_nodeid(device_t dev)
169{
170#if MAX_NODE_NUMS == 64
171 unsigned busn;
172 busn = dev->bus->secondary;
173 if (busn != CONFIG_CBB) {
174 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
175 } else {
176 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
177 }
178
179#else
180 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
181#endif
182}
183
184static void set_vga_enable_reg(u32 nodeid, u32 linkn)
185{
186 u32 val;
187
188 val = 1 | (nodeid<<4) | (linkn<<12);
189 /* it will routing
190 * (1)mmio 0xa0000:0xbffff
191 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
192 */
193 f1_write_config32(0xf4, val);
194
195}
196
197/**
198 * @return
199 * @retval 2 resoure does not exist, usable
200 * @retval 0 resource exists, not usable
201 * @retval 1 resource exist, resource has been allocated before
202 */
203static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
204 unsigned goal_link)
205{
206 struct resource *res;
207 unsigned nodeid, link = 0;
208 int result;
209 res = 0;
210 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
211 device_t dev;
212 dev = __f0_dev[nodeid];
213 if (!dev)
214 continue;
215 for (link = 0; !res && (link < 8); link++) {
216 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
217 }
218 }
219 result = 2;
220 if (res) {
221 result = 0;
222 if ((goal_link == (link - 1)) &&
223 (goal_nodeid == (nodeid - 1)) &&
224 (res->flags <= 1)) {
225 result = 1;
226 }
227 }
228 return result;
229}
230
231static struct resource *amdfam16_find_iopair(device_t dev, unsigned nodeid, unsigned link)
232{
233 struct resource *resource;
234 u32 free_reg, reg;
235 resource = 0;
236 free_reg = 0;
237 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
238 int result;
239 result = reg_useable(reg, dev, nodeid, link);
240 if (result == 1) {
241 /* I have been allocated this one */
242 break;
243 }
244 else if (result > 1) {
245 /* I have a free register pair */
246 free_reg = reg;
247 }
248 }
249 if (reg > 0xd8) {
250 reg = free_reg; // if no free, the free_reg still be 0
251 }
252
253 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
254
255 return resource;
256}
257
258static struct resource *amdfam16_find_mempair(device_t dev, u32 nodeid, u32 link)
259{
260 struct resource *resource;
261 u32 free_reg, reg;
262 resource = 0;
263 free_reg = 0;
264 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
265 int result;
266 result = reg_useable(reg, dev, nodeid, link);
267 if (result == 1) {
268 /* I have been allocated this one */
269 break;
270 }
271 else if (result > 1) {
272 /* I have a free register pair */
273 free_reg = reg;
274 }
275 }
276 if (reg > 0xb8) {
277 reg = free_reg;
278 }
279
280 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
281 return resource;
282}
283
284static void amdfam16_link_read_bases(device_t dev, u32 nodeid, u32 link)
285{
286 struct resource *resource;
287
288 /* Initialize the io space constraints on the current bus */
289 resource = amdfam16_find_iopair(dev, nodeid, link);
290 if (resource) {
291 u32 align;
292 align = log2(HT_IO_HOST_ALIGN);
293 resource->base = 0;
294 resource->size = 0;
295 resource->align = align;
296 resource->gran = align;
297 resource->limit = 0xffffUL;
298 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
299 }
300
301 /* Initialize the prefetchable memory constraints on the current bus */
302 resource = amdfam16_find_mempair(dev, nodeid, link);
303 if (resource) {
304 resource->base = 0;
305 resource->size = 0;
306 resource->align = log2(HT_MEM_HOST_ALIGN);
307 resource->gran = log2(HT_MEM_HOST_ALIGN);
308 resource->limit = 0xffffffffffULL;
309 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
310 resource->flags |= IORESOURCE_BRIDGE;
311 }
312
313 /* Initialize the memory constraints on the current bus */
314 resource = amdfam16_find_mempair(dev, nodeid, link);
315 if (resource) {
316 resource->base = 0;
317 resource->size = 0;
318 resource->align = log2(HT_MEM_HOST_ALIGN);
319 resource->gran = log2(HT_MEM_HOST_ALIGN);
320 resource->limit = 0xffffffffffULL;
321 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
322 }
323
324}
325
326static void read_resources(device_t dev)
327{
328 u32 nodeid;
329 struct bus *link;
330
331 nodeid = amdfam16_nodeid(dev);
332 for (link = dev->link_list; link; link = link->next) {
333 if (link->children) {
334 amdfam16_link_read_bases(dev, nodeid, link->link_num);
335 }
336 }
Edward O'Callaghan66c65322014-11-21 01:43:38 +1100337
338 /*
339 * This MMCONF resource must be reserved in the PCI_DOMAIN.
340 * It is not honored by the coreboot resource allocator if it is in
341 * the APIC_CLUSTER.
342 */
343#if CONFIG_MMCONF_SUPPORT
344 struct resource *resource = new_resource(dev, 0xc0010058);
345 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
346 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096 * 256;
347 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
348 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
349#endif
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800350}
351
352static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
353{
354 resource_t rbase, rend;
355 unsigned reg, link_num;
356 char buf[50];
357
358 /* Make certain the resource has actually been set */
359 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
360 return;
361 }
362
363 /* If I have already stored this resource don't worry about it */
364 if (resource->flags & IORESOURCE_STORED) {
365 return;
366 }
367
368 /* Only handle PCI memory and IO resources */
369 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
370 return;
371
372 /* Ensure I am actually looking at a resource of function 1 */
373 if ((resource->index & 0xffff) < 0x1000) {
374 return;
375 }
376 /* Get the base address */
377 rbase = resource->base;
378
379 /* Get the limit (rounded up) */
380 rend = resource_end(resource);
381
382 /* Get the register and link */
383 reg = resource->index & 0xfff; // 4k
384 link_num = IOINDEX_LINK(resource->index);
385
386 if (resource->flags & IORESOURCE_IO) {
387 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
388 }
389 else if (resource->flags & IORESOURCE_MEM) {
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100390 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums);// [39:8]
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800391 }
392 resource->flags |= IORESOURCE_STORED;
Vladimir Serbinenkoa37383d2013-11-26 02:41:26 +0100393 snprintf(buf, sizeof (buf), " <node %x link %x>",
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800394 nodeid, link_num);
395 report_resource_stored(dev, resource, buf);
396}
397
398/**
399 * I tried to reuse the resource allocation code in set_resource()
400 * but it is too difficult to deal with the resource allocation magic.
401 */
402
403static void create_vga_resource(device_t dev, unsigned nodeid)
404{
405 struct bus *link;
406
407 /* find out which link the VGA card is connected,
408 * we only deal with the 'first' vga card */
409 for (link = dev->link_list; link; link = link->next) {
410 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
411#if CONFIG_MULTIPLE_VGA_ADAPTERS
412 extern device_t vga_pri; // the primary vga device, defined in device.c
413 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
414 link->secondary,link->subordinate);
415 /* We need to make sure the vga_pri is under the link */
416 if((vga_pri->bus->secondary >= link->secondary ) &&
417 (vga_pri->bus->secondary <= link->subordinate )
418 )
419#endif
420 break;
421 }
422 }
423
424 /* no VGA card installed */
425 if (link == NULL)
426 return;
427
428 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
429 set_vga_enable_reg(nodeid, sblink);
430}
431
432static void set_resources(device_t dev)
433{
434 unsigned nodeid;
435 struct bus *bus;
436 struct resource *res;
437
438 /* Find the nodeid */
439 nodeid = amdfam16_nodeid(dev);
440
441 create_vga_resource(dev, nodeid); //TODO: do we need this?
442
443 /* Set each resource we have found */
444 for (res = dev->resource_list; res; res = res->next) {
445 set_resource(dev, res, nodeid);
446 }
447
448 for (bus = dev->link_list; bus; bus = bus->next) {
449 if (bus->children) {
450 assign_resources(bus);
451 }
452 }
Edward O'Callaghan66c65322014-11-21 01:43:38 +1100453
454 /* Print the MMCONF region if it has been reserved. */
455 res = find_resource(dev, 0xc0010058);
456 if (res) {
457 report_resource_stored(dev, res, " <mmconfig>");
458 }
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800459}
460
Vladimir Serbinenkodb09b0622014-10-08 22:15:17 +0200461
462unsigned long acpi_fill_hest(acpi_hest_t *hest)
463{
464 void *addr, *current;
465
466 /* Skip the HEST header. */
467 current = (void *)(hest + 1);
468
469 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
470 if (addr != NULL)
471 current += acpi_create_hest_error_source(hest, current, 0, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
472
473 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
474 if (addr != NULL)
475 current += acpi_create_hest_error_source(hest, current, 1, (void *)((u32)addr + 2), *(UINT16 *)addr - 2);
476
477 return (unsigned long)current;
478}
479
480/* Implemented with AGESA-specific code. Dummy to keep linker happy. */
481unsigned long acpi_fill_slit(unsigned long current)
482{
483 return current;
484}
485
486/* Implemented with AGESA-specific code. Dummy to keep linker happy. */
487unsigned long acpi_fill_srat(unsigned long current)
488{
489 return current;
490}
491
492static void northbridge_fill_ssdt_generator(void)
493{
494 msr_t msr;
495 char pscope[] = "\\_SB.PCI0";
496
497 acpigen_write_scope(pscope);
498 msr = rdmsr(TOP_MEM);
499 acpigen_write_name_dword("TOM1", msr.lo);
500 msr = rdmsr(TOP_MEM2);
501 /*
502 * Since XP only implements parts of ACPI 2.0, we can't use a qword
503 * here.
504 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
505 * slide 22ff.
506 * Shift value right by 20 bit to make it fit into 32bit,
507 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
508 */
509 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
510 acpigen_pop_len();
511}
512
513static unsigned long agesa_write_acpi_tables(unsigned long current,
514 acpi_rsdp_t *rsdp)
515{
516 acpi_srat_t *srat;
517 acpi_slit_t *slit;
518 acpi_header_t *ssdt;
519 acpi_header_t *alib;
520 acpi_header_t *ivrs;
521 acpi_hest_t *hest;
522
523 /* HEST */
524 current = ALIGN(current, 8);
525 hest = (acpi_hest_t *)current;
526 acpi_write_hest((void *)current);
527 acpi_add_table(rsdp, (void *)current);
528 current += ((acpi_header_t *)current)->length;
529
530 current = ALIGN(current, 8);
531 printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current);
532 ivrs = agesawrapper_getlateinitptr(PICK_IVRS);
533 if (ivrs != NULL) {
534 memcpy((void *)current, ivrs, ivrs->length);
535 ivrs = (acpi_header_t *) current;
536 current += ivrs->length;
537 acpi_add_table(rsdp, ivrs);
538 } else {
539 printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n");
540 }
541
542 /* SRAT */
543 current = ALIGN(current, 8);
544 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
545 srat = (acpi_srat_t *) agesawrapper_getlateinitptr (PICK_SRAT);
546 if (srat != NULL) {
547 memcpy((void *)current, srat, srat->header.length);
548 srat = (acpi_srat_t *) current;
549 current += srat->header.length;
550 acpi_add_table(rsdp, srat);
551 } else {
552 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
553 }
554
555 /* SLIT */
556 current = ALIGN(current, 8);
557 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
558 slit = (acpi_slit_t *) agesawrapper_getlateinitptr (PICK_SLIT);
559 if (slit != NULL) {
560 memcpy((void *)current, slit, slit->header.length);
561 slit = (acpi_slit_t *) current;
562 current += slit->header.length;
563 acpi_add_table(rsdp, slit);
564 } else {
565 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
566 }
567
568 /* ALIB */
569 current = ALIGN(current, 16);
570 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
571 alib = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_ALIB);
572 if (alib != NULL) {
573 memcpy((void *)current, alib, alib->length);
574 alib = (acpi_header_t *) current;
575 current += alib->length;
576 acpi_add_table(rsdp, (void *)alib);
577 }
578 else {
579 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
580 }
581
582 /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */
583 /* SSDT */
584 current = ALIGN(current, 16);
585 printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current);
586 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_PSTATE);
587 if (ssdt != NULL) {
588 memcpy((void *)current, ssdt, ssdt->length);
589 ssdt = (acpi_header_t *) current;
590 current += ssdt->length;
591 }
592 else {
593 printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n");
594 }
595 acpi_add_table(rsdp,ssdt);
596
597 printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current);
598
599 return current;
600}
601
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800602static struct device_operations northbridge_operations = {
603 .read_resources = read_resources,
604 .set_resources = set_resources,
605 .enable_resources = pci_dev_enable_resources,
Edward O'Callaghand994ef12014-11-21 02:22:33 +1100606 .init = DEVICE_NOOP,
Vladimir Serbinenkodb09b0622014-10-08 22:15:17 +0200607 .acpi_fill_ssdt_generator = northbridge_fill_ssdt_generator,
608 .write_acpi_tables = agesa_write_acpi_tables,
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800609 .enable = 0,
610 .ops_pci = 0,
611};
612
613static const struct pci_driver family16_northbridge __pci_driver = {
614 .ops = &northbridge_operations,
615 .vendor = PCI_VENDOR_ID_AMD,
616 .device = PCI_DEVICE_ID_AMD_16H_MODEL_000F_NB_HT,
617};
618
619static const struct pci_driver family10_northbridge __pci_driver = {
620 .ops = &northbridge_operations,
621 .vendor = PCI_VENDOR_ID_AMD,
622 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
623};
624
Kyösti Mälkki4ee82c62014-11-25 16:03:12 +0200625static void fam16_finalize(void *chip_info)
626{
627 device_t dev;
628 u32 value;
629 dev = dev_find_slot(0, PCI_DEVFN(0, 0)); /* clear IoapicSbFeatureEn */
630 pci_write_config32(dev, 0xF8, 0);
631 pci_write_config32(dev, 0xFC, 5); /* TODO: move it to dsdt.asl */
632
633 /* disable No Snoop */
634 dev = dev_find_slot(0, PCI_DEVFN(1, 1));
635 value = pci_read_config32(dev, 0x60);
636 value &= ~(1 << 11);
637 pci_write_config32(dev, 0x60, value);
638}
639
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800640struct chip_operations northbridge_amd_agesa_family16kb_ops = {
641 CHIP_NAME("AMD FAM16 Northbridge")
642 .enable_dev = 0,
Kyösti Mälkki4ee82c62014-11-25 16:03:12 +0200643 .final = fam16_finalize,
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800644};
645
646static void domain_read_resources(device_t dev)
647{
648 unsigned reg;
649
650 /* Find the already assigned resource pairs */
651 get_fx_devs();
652 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
653 u32 base, limit;
654 base = f1_read_config32(reg);
655 limit = f1_read_config32(reg + 0x04);
656 /* Is this register allocated? */
657 if ((base & 3) != 0) {
658 unsigned nodeid, reg_link;
659 device_t reg_dev;
660 if (reg<0xc0) { // mmio
661 nodeid = (limit & 0xf) + (base&0x30);
662 } else { // io
663 nodeid = (limit & 0xf) + ((base>>4)&0x30);
664 }
665 reg_link = (limit >> 4) & 7;
666 reg_dev = __f0_dev[nodeid];
667 if (reg_dev) {
668 /* Reserve the resource */
669 struct resource *res;
670 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
671 if (res) {
672 res->flags = 1;
673 }
674 }
675 }
676 }
677 /* FIXME: do we need to check extend conf space?
678 I don't believe that much preset value */
679
680#if !CONFIG_PCI_64BIT_PREF_MEM
681 pci_domain_read_resources(dev);
682
683#else
684 struct bus *link;
685 struct resource *resource;
686 for (link=dev->link_list; link; link = link->next) {
687 /* Initialize the system wide io space constraints */
688 resource = new_resource(dev, 0|(link->link_num<<2));
689 resource->base = 0x400;
690 resource->limit = 0xffffUL;
691 resource->flags = IORESOURCE_IO;
692
693 /* Initialize the system wide prefetchable memory resources constraints */
694 resource = new_resource(dev, 1|(link->link_num<<2));
695 resource->limit = 0xfcffffffffULL;
696 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
697
698 /* Initialize the system wide memory resources constraints */
699 resource = new_resource(dev, 2|(link->link_num<<2));
700 resource->limit = 0xfcffffffffULL;
701 resource->flags = IORESOURCE_MEM;
702 }
703#endif
704}
705
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800706static void domain_enable_resources(device_t dev)
707{
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +0300708 if (acpi_is_wakeup_s3())
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300709 agesawrapper_fchs3laterestore();
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800710
711 /* Must be called after PCI enumeration and resource allocation */
Kyösti Mälkkib139b5e2014-10-20 07:41:20 +0300712 if (!acpi_is_wakeup_s3()) {
713 /* Enable MMIO on AMD CPU Address Map Controller */
Kyösti Mälkki48518f02014-11-25 14:20:57 +0200714 amd_initcpuio();
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800715
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +0300716 agesawrapper_amdinitmid();
Kyösti Mälkkib139b5e2014-10-20 07:41:20 +0300717 }
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800718 printk(BIOS_DEBUG, " ader - leaving domain_enable_resources.\n");
719}
720
721#if CONFIG_HW_MEM_HOLE_SIZEK != 0
722struct hw_mem_hole_info {
723 unsigned hole_startk;
724 int node_id;
725};
726static struct hw_mem_hole_info get_hw_mem_hole_info(void)
727{
728 struct hw_mem_hole_info mem_hole;
729 int i;
730 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
731 mem_hole.node_id = -1;
732 for (i = 0; i < node_nums; i++) {
733 dram_base_mask_t d;
734 u32 hole;
735 d = get_dram_base_mask(i);
736 if (!(d.mask & 1)) continue; // no memory on this node
737 hole = pci_read_config32(__f1_dev[i], 0xf0);
738 if (hole & 2) { // we find the hole
739 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
740 mem_hole.node_id = i; // record the node No with hole
741 break; // only one hole
742 }
743 }
Kyösti Mälkki2f9b3af2014-06-26 05:30:54 +0300744
745 /* We need to double check if there is special set on base reg and limit reg
746 * are not continuous instead of hole, it will find out its hole_startk.
747 */
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800748 if (mem_hole.node_id == -1) {
749 resource_t limitk_pri = 0;
750 for (i=0; i<node_nums; i++) {
751 dram_base_mask_t d;
752 resource_t base_k, limit_k;
753 d = get_dram_base_mask(i);
754 if (!(d.base & 1)) continue;
755 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
756 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
757 if (limitk_pri != base_k) { // we find the hole
758 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
759 mem_hole.node_id = i;
760 break; //only one hole
761 }
762 limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
763 limitk_pri = limit_k;
764 }
765 }
766 return mem_hole;
767}
768#endif
769
770#define ONE_MB_SHIFT 20
771
772static void setup_uma_memory(void)
773{
774#if CONFIG_GFXUMA
775 uint32_t topmem = (uint32_t) bsp_topmem();
776 uint32_t sys_mem;
777
778 /* refer to UMA Size Consideration in Family16h BKDG. */
779 /* Please reference MemNGetUmaSizeOR () */
780 /*
781 * Total system memory UMASize
782 * >= 2G 512M
783 * >=1G 256M
784 * <1G 64M
785 */
786 sys_mem = topmem + (16 << ONE_MB_SHIFT); // Ignore 16MB allocated for C6 when finding UMA size
787 if ((bsp_topmem2()>>32) || (sys_mem >= 2048 << ONE_MB_SHIFT)) {
788 uma_memory_size = 512 << ONE_MB_SHIFT;
789 } else if (sys_mem >= 1024 << ONE_MB_SHIFT) {
790 uma_memory_size = 256 << ONE_MB_SHIFT;
791 } else {
792 uma_memory_size = 64 << ONE_MB_SHIFT;
793 }
794 uma_memory_base = topmem - uma_memory_size; /* TOP_MEM1 */
795
796 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
797 __func__, uma_memory_size, uma_memory_base);
798
799 /* TODO: TOP_MEM2 */
800#endif
801}
802
803
804static void domain_set_resources(device_t dev)
805{
806#if CONFIG_PCI_64BIT_PREF_MEM
807 struct resource *io, *mem1, *mem2;
808 struct resource *res;
809#endif
810 unsigned long mmio_basek;
811 u32 pci_tolm;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300812 u64 ramtop = 0;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800813 int i, idx;
814 struct bus *link;
815#if CONFIG_HW_MEM_HOLE_SIZEK != 0
816 struct hw_mem_hole_info mem_hole;
817 u32 reset_memhole = 1;
818#endif
819
820#if CONFIG_PCI_64BIT_PREF_MEM
821
822 for (link = dev->link_list; link; link = link->next) {
823 /* Now reallocate the pci resources memory with the
824 * highest addresses I can manage.
825 */
826 mem1 = find_resource(dev, 1|(link->link_num<<2));
827 mem2 = find_resource(dev, 2|(link->link_num<<2));
828
829 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
830 mem1->base, mem1->limit, mem1->size, mem1->align);
831 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
832 mem2->base, mem2->limit, mem2->size, mem2->align);
833
834 /* See if both resources have roughly the same limits */
835 if (((mem1->limit <= 0xffffffff) && (mem2->limit <= 0xffffffff)) ||
836 ((mem1->limit > 0xffffffff) && (mem2->limit > 0xffffffff)))
837 {
838 /* If so place the one with the most stringent alignment first */
839 if (mem2->align > mem1->align) {
840 struct resource *tmp;
841 tmp = mem1;
842 mem1 = mem2;
843 mem2 = tmp;
844 }
845 /* Now place the memory as high up as it will go */
846 mem2->base = resource_max(mem2);
847 mem1->limit = mem2->base - 1;
848 mem1->base = resource_max(mem1);
849 }
850 else {
851 /* Place the resources as high up as they will go */
852 mem2->base = resource_max(mem2);
853 mem1->base = resource_max(mem1);
854 }
855
856 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
857 mem1->base, mem1->limit, mem1->size, mem1->align);
858 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
859 mem2->base, mem2->limit, mem2->size, mem2->align);
860 }
861
862 for (res = &dev->resource_list; res; res = res->next)
863 {
864 res->flags |= IORESOURCE_ASSIGNED;
865 res->flags |= IORESOURCE_STORED;
866 report_resource_stored(dev, res, "");
867 }
868#endif
869
870 pci_tolm = 0xffffffffUL;
871 for (link = dev->link_list; link; link = link->next) {
872 pci_tolm = find_pci_tolm(link);
873 }
874
875 // FIXME handle interleaved nodes. If you fix this here, please fix
876 // amdk8, too.
877 mmio_basek = pci_tolm >> 10;
878 /* Round mmio_basek to something the processor can support */
879 mmio_basek &= ~((1 << 6) -1);
880
881 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
882 // MMIO hole. If you fix this here, please fix amdk8, too.
883 /* Round the mmio hole to 64M */
884 mmio_basek &= ~((64*1024) - 1);
885
886#if CONFIG_HW_MEM_HOLE_SIZEK != 0
887 /* if the hw mem hole is already set in raminit stage, here we will compare
888 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
889 * use hole_basek as mmio_basek and we don't need to reset hole.
890 * otherwise We reset the hole to the mmio_basek
891 */
892
893 mem_hole = get_hw_mem_hole_info();
894
895 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
896 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
897 mmio_basek = mem_hole.hole_startk;
898 reset_memhole = 0;
899 }
900#endif
901
902 idx = 0x10;
903 for (i = 0; i < node_nums; i++) {
904 dram_base_mask_t d;
905 resource_t basek, limitk, sizek; // 4 1T
906
907 d = get_dram_base_mask(i);
908
909 if (!(d.mask & 1)) continue;
910 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
Edward O'Callaghanae5fd342014-11-20 19:58:09 +1100911 limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800912
913 sizek = limitk - basek;
914
915 /* see if we need a hole from 0xa0000 to 0xbffff */
916 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
917 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
918 idx += 0x10;
919 basek = (8*64)+(16*16);
920 sizek = limitk - ((8*64)+(16*16));
921
922 }
923
924 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
925
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300926 /* split the region to accommodate pci memory space */
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800927 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
928 if (basek <= mmio_basek) {
929 unsigned pre_sizek;
930 pre_sizek = mmio_basek - basek;
931 if (pre_sizek>0) {
932 ram_resource(dev, (idx | i), basek, pre_sizek);
933 idx += 0x10;
934 sizek -= pre_sizek;
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300935 if (!ramtop)
936 ramtop = mmio_basek * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800937 }
938 basek = mmio_basek;
939 }
940 if ((basek + sizek) <= 4*1024*1024) {
941 sizek = 0;
942 }
943 else {
944 uint64_t topmem2 = bsp_topmem2();
945 basek = 4*1024*1024;
946 sizek = topmem2/1024 - basek;
947 }
948 }
949
950 ram_resource(dev, (idx | i), basek, sizek);
951 idx += 0x10;
952 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
953 i, mmio_basek, basek, limitk);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300954 if (!ramtop)
955 ramtop = limitk * 1024;
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800956 }
957
958#if CONFIG_GFXUMA
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300959 set_top_of_ram(uma_memory_base);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800960 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
Kyösti Mälkki2b790f62013-09-03 05:25:57 +0300961#else
962 set_top_of_ram(ramtop);
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800963#endif
964
965 for(link = dev->link_list; link; link = link->next) {
966 if (link->children) {
967 assign_resources(link);
968 }
969 }
970}
971
972static struct device_operations pci_domain_ops = {
973 .read_resources = domain_read_resources,
974 .set_resources = domain_set_resources,
975 .enable_resources = domain_enable_resources,
Edward O'Callaghane9e1d7a2015-01-02 15:11:49 +1100976 .init = DEVICE_NOOP,
Siyuan Wang3e32cc02013-07-09 17:16:20 +0800977 .scan_bus = pci_domain_scan_bus,
978 .ops_pci_bus = pci_bus_default_ops,
979};
980
981static void sysconf_init(device_t dev) // first node
982{
983 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
984 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
985}
986
987static void add_more_links(device_t dev, unsigned total_links)
988{
989 struct bus *link, *last = NULL;
990 int link_num;
991
992 for (link = dev->link_list; link; link = link->next)
993 last = link;
994
995 if (last) {
996 int links = total_links - last->link_num;
997 link_num = last->link_num;
998 if (links > 0) {
999 link = malloc(links*sizeof(*link));
1000 if (!link)
1001 die("Couldn't allocate more links!\n");
1002 memset(link, 0, links*sizeof(*link));
1003 last->next = link;
1004 }
1005 }
1006 else {
1007 link_num = -1;
1008 link = malloc(total_links*sizeof(*link));
1009 memset(link, 0, total_links*sizeof(*link));
1010 dev->link_list = link;
1011 }
1012
1013 for (link_num = link_num + 1; link_num < total_links; link_num++) {
1014 link->link_num = link_num;
1015 link->dev = dev;
1016 link->next = link + 1;
1017 last = link;
1018 link = link->next;
1019 }
1020 last->next = NULL;
1021}
1022
1023static u32 cpu_bus_scan(device_t dev, u32 max)
1024{
1025 struct bus *cpu_bus;
1026 device_t dev_mc;
1027#if CONFIG_CBB
1028 device_t pci_domain;
1029#endif
1030 int i,j;
1031 int coreid_bits;
1032 int core_max = 0;
1033 unsigned ApicIdCoreIdSize;
1034 unsigned core_nums;
1035 int siblings = 0;
1036 unsigned int family;
1037
1038#if CONFIG_CBB
1039 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
1040 if (dev_mc && dev_mc->bus) {
1041 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
1042 pci_domain = dev_mc->bus->dev;
1043 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
1044 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
1045 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
1046 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
1047 } else {
1048 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
1049 }
1050 printk(BIOS_DEBUG, "\n");
1051 }
1052 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
1053 if (!dev_mc) {
1054 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
1055 if (dev_mc && dev_mc->bus) {
1056 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
1057 pci_domain = dev_mc->bus->dev;
1058 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_DOMAIN)) {
1059 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
1060 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
1061 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
1062 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
1063 while (dev_mc) {
1064 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
1065 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
1066 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
1067 dev_mc = dev_mc->sibling;
1068 }
1069 }
1070 }
1071 }
1072 }
1073#endif
1074 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
1075 if (!dev_mc) {
1076 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
1077 die("");
1078 }
1079 sysconf_init(dev_mc);
1080#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
1081 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
1082 if (pci_domain->link_list && !pci_domain->link_list->next) {
1083 struct bus *new_link = new_link(pci_domain);
1084 pci_domain->link_list->next = new_link;
1085 new_link->link_num = 1;
1086 new_link->dev = pci_domain;
1087 new_link->children = 0;
1088 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
1089 }
1090 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
1091 }
1092#endif
1093
1094 /* Get Max Number of cores(MNC) */
1095 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
1096 core_max = 1 << (coreid_bits & 0x000F); //mnc
1097
1098 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
1099 if (ApicIdCoreIdSize) {
1100 core_nums = (1 << ApicIdCoreIdSize) - 1;
1101 } else {
1102 core_nums = 3; //quad core
1103 }
1104
1105 /* Find which cpus are present */
1106 cpu_bus = dev->link_list;
1107 for (i = 0; i < node_nums; i++) {
1108 device_t cdb_dev;
1109 unsigned busn, devn;
1110 struct bus *pbus;
1111
1112 busn = CONFIG_CBB;
1113 devn = CONFIG_CDB + i;
1114 pbus = dev_mc->bus;
1115#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
1116 if (i >= 32) {
1117 busn--;
1118 devn -= 32;
1119 pbus = pci_domain->link_list->next;
1120 }
1121#endif
1122
1123 /* Find the cpu's pci device */
1124 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1125 if (!cdb_dev) {
1126 /* If I am probing things in a weird order
1127 * ensure all of the cpu's pci devices are found.
1128 */
1129 int fn;
1130 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
1131 cdb_dev = pci_probe_dev(NULL, pbus,
1132 PCI_DEVFN(devn, fn));
1133 }
1134 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1135 } else {
1136 /* Ok, We need to set the links for that device.
1137 * otherwise the device under it will not be scanned
1138 */
Kyösti Mälkki2a2d6132015-02-04 13:25:37 +02001139 add_more_links(cdb_dev, 4);
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001140 }
1141
1142 family = cpuid_eax(1);
1143 family = (family >> 20) & 0xFF;
1144 if (family == 1) { //f10
1145 u32 dword;
1146 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
1147 dword = pci_read_config32(cdb_dev, 0xe8);
1148 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1149 } else if (family == 7) {//f16
1150 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1151 if (cdb_dev && cdb_dev->enabled) {
1152 siblings = pci_read_config32(cdb_dev, 0x84);
1153 siblings &= 0xFF;
1154 }
1155 } else {
1156 siblings = 0; //default one core
1157 }
1158 int enable_node = cdb_dev && cdb_dev->enabled;
1159 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1160 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1161
1162 for (j = 0; j <= siblings; j++ ) {
1163 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1164 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1165 u32 lapicid_start = 0;
1166
1167 /*
1168 * APIC ID calucation is tightly coupled with AGESA v5 code.
1169 * This calculation MUST match the assignment calculation done
1170 * in LocalApicInitializationAtEarly() function.
1171 * And reference GetLocalApicIdForCore()
1172 *
1173 * Apply apic enumeration rules
1174 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1175 * put the local-APICs at m..z
1176 *
1177 * This is needed because many IO-APIC devices only have 4 bits
1178 * for their APIC id and therefore must reside at 0..15
1179 */
1180#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1181#define CFG_PLAT_NUM_IO_APICS 3
1182#endif
1183 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1184 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1185 lapicid_start = (lapicid_start + 1) * core_max;
1186 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1187 }
1188 u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
1189 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
1190 i, j, apic_id);
1191
1192 device_t cpu = add_cpu_device(cpu_bus, apic_id, enable_node);
1193 if (cpu)
1194 amd_cpu_topology(cpu, i, j);
1195 } //j
1196 }
1197 return max;
1198}
1199
1200static void cpu_bus_init(device_t dev)
1201{
1202 initialize_cpus(dev->link_list);
1203}
1204
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001205static struct device_operations cpu_bus_ops = {
Edward O'Callaghan66c65322014-11-21 01:43:38 +11001206 .read_resources = DEVICE_NOOP,
1207 .set_resources = DEVICE_NOOP,
Edward O'Callaghan812d2a42014-10-31 08:17:23 +11001208 .enable_resources = DEVICE_NOOP,
Siyuan Wang3e32cc02013-07-09 17:16:20 +08001209 .init = cpu_bus_init,
1210 .scan_bus = cpu_bus_scan,
1211};
1212
1213static void root_complex_enable_dev(struct device *dev)
1214{
1215 static int done = 0;
1216
1217 /* Do not delay UMA setup, as a device on the PCI bus may evaluate
1218 the global uma_memory variables already in its enable function. */
1219 if (!done) {
1220 setup_bsp_ramtop();
1221 setup_uma_memory();
1222 done = 1;
1223 }
1224
1225 /* Set the operations if it is a special bus type */
1226 if (dev->path.type == DEVICE_PATH_DOMAIN) {
1227 dev->ops = &pci_domain_ops;
1228 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
1229 dev->ops = &cpu_bus_ops;
1230 }
1231}
1232
1233struct chip_operations northbridge_amd_agesa_family16kb_root_complex_ops = {
1234 CHIP_NAME("AMD FAM16 Root Complex")
1235 .enable_dev = root_complex_enable_dev,
1236};
Bruce Griffith76db07e2013-07-07 02:06:53 -06001237
1238/*********************************************************************
1239 * Change the vendor / device IDs to match the generic VBIOS header. *
1240 *********************************************************************/
1241u32 map_oprom_vendev(u32 vendev)
1242{
1243 u32 new_vendev = vendev;
1244
1245 switch(vendev) {
1246 case 0x10029830:
1247 case 0x10029831:
1248 case 0x10029832:
1249 case 0x10029833:
1250 case 0x10029834:
1251 case 0x10029835:
1252 case 0x10029836:
1253 case 0x10029837:
1254 case 0x10029838:
1255 case 0x10029839:
1256 case 0x1002983A:
1257 case 0x1002983D:
1258 new_vendev = 0x10029830; // This is the default value in AMD-generated VBIOS
1259 break;
1260 default:
1261 break;
1262 }
1263
1264 if (vendev != new_vendev)
1265 printk(BIOS_NOTICE, "Mapping PCI device %8x to %8x\n", vendev, new_vendev);
1266
1267 return new_vendev;
1268}