Angel Pons | f23ae0b | 2020-04-02 23:48:12 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 2 | |
Furquan Shaikh | 76cedd2 | 2020-05-02 10:24:23 -0700 | [diff] [blame] | 3 | #include <acpi/acpi.h> |
| 4 | #include <acpi/acpigen.h> |
Elyes Haouas | ad65e8c | 2022-10-31 14:02:13 +0100 | [diff] [blame] | 5 | #include <console/console.h> |
| 6 | #include <cpu/cpu.h> |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 7 | #include <cpu/intel/speedstep.h> |
| 8 | #include <cpu/intel/turbo.h> |
Elyes Haouas | ad65e8c | 2022-10-31 14:02:13 +0100 | [diff] [blame] | 9 | #include <cpu/x86/msr.h> |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 10 | #include <device/device.h> |
Elyes HAOUAS | 7cf1f20 | 2020-07-22 07:53:53 +0200 | [diff] [blame] | 11 | #include <stdint.h> |
| 12 | |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 13 | #include "model_206ax.h" |
| 14 | #include "chip.h" |
| 15 | |
Angel Pons | 85790d0 | 2021-01-21 21:12:27 +0100 | [diff] [blame] | 16 | /* |
| 17 | * List of supported C-states in this processor |
| 18 | * |
| 19 | * Latencies are typical worst-case package exit time in uS |
| 20 | * taken from the SandyBridge BIOS specification. |
| 21 | */ |
| 22 | static const acpi_cstate_t cstate_map[] = { |
| 23 | { /* 0: C0 */ |
| 24 | }, { /* 1: C1 */ |
| 25 | .latency = 1, |
| 26 | .power = 1000, |
| 27 | .resource = { |
| 28 | .addrl = 0x00, /* MWAIT State 0 */ |
| 29 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 30 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 31 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 32 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 33 | } |
| 34 | }, |
| 35 | { /* 2: C1E */ |
| 36 | .latency = 1, |
| 37 | .power = 1000, |
| 38 | .resource = { |
| 39 | .addrl = 0x01, /* MWAIT State 0 Sub-state 1 */ |
| 40 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 41 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 42 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 43 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 44 | } |
| 45 | }, |
| 46 | { /* 3: C3 */ |
| 47 | .latency = 63, |
| 48 | .power = 500, |
| 49 | .resource = { |
| 50 | .addrl = 0x10, /* MWAIT State 1 */ |
| 51 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 52 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 53 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 54 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 55 | } |
| 56 | }, |
| 57 | { /* 4: C6 */ |
| 58 | .latency = 87, |
| 59 | .power = 350, |
| 60 | .resource = { |
| 61 | .addrl = 0x20, /* MWAIT State 2 */ |
| 62 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 63 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 64 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 65 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 66 | } |
| 67 | }, |
| 68 | { /* 5: C7 */ |
| 69 | .latency = 90, |
| 70 | .power = 200, |
| 71 | .resource = { |
| 72 | .addrl = 0x30, /* MWAIT State 3 */ |
| 73 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 74 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 75 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 76 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 77 | } |
| 78 | }, |
| 79 | { /* 6: C7S */ |
| 80 | .latency = 90, |
| 81 | .power = 200, |
| 82 | .resource = { |
| 83 | .addrl = 0x31, /* MWAIT State 3 Sub-state 1 */ |
| 84 | .space_id = ACPI_ADDRESS_SPACE_FIXED, |
| 85 | .bit_width = ACPI_FFIXEDHW_VENDOR_INTEL, |
| 86 | .bit_offset = ACPI_FFIXEDHW_CLASS_MWAIT, |
| 87 | .access_size = ACPI_FFIXEDHW_FLAG_HW_COORD, |
| 88 | } |
| 89 | }, |
| 90 | }; |
| 91 | |
Evgeny Zinoviev | 920d2b7 | 2020-06-16 08:23:09 +0300 | [diff] [blame] | 92 | static int get_logical_cores_per_package(void) |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 93 | { |
Evgeny Zinoviev | 920d2b7 | 2020-06-16 08:23:09 +0300 | [diff] [blame] | 94 | msr_t msr = rdmsr(MSR_CORE_THREAD_COUNT); |
| 95 | return msr.lo & 0xffff; |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 96 | } |
| 97 | |
Arthur Heymans | cdb26fd | 2021-11-15 20:12:02 +0100 | [diff] [blame] | 98 | static void generate_C_state_entries(const struct device *dev) |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 99 | { |
Arthur Heymans | cdb26fd | 2021-11-15 20:12:02 +0100 | [diff] [blame] | 100 | struct cpu_intel_model_206ax_config *conf = dev->bus->dev->chip_info; |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 101 | |
Angel Pons | d8b9e56 | 2021-01-04 17:37:46 +0100 | [diff] [blame] | 102 | const int acpi_cstates[3] = { conf->acpi_c1, conf->acpi_c2, conf->acpi_c3 }; |
| 103 | |
| 104 | acpi_cstate_t acpi_cstate_map[ARRAY_SIZE(acpi_cstates)] = { 0 }; |
| 105 | |
| 106 | /* Count number of active C-states */ |
| 107 | int count = 0; |
| 108 | |
| 109 | for (int i = 0; i < ARRAY_SIZE(acpi_cstates); i++) { |
Angel Pons | 85790d0 | 2021-01-21 21:12:27 +0100 | [diff] [blame] | 110 | if (acpi_cstates[i] > 0 && acpi_cstates[i] < ARRAY_SIZE(cstate_map)) { |
| 111 | acpi_cstate_map[count] = cstate_map[acpi_cstates[i]]; |
Angel Pons | d8b9e56 | 2021-01-04 17:37:46 +0100 | [diff] [blame] | 112 | acpi_cstate_map[count].ctype = i + 1; |
| 113 | count++; |
| 114 | } |
| 115 | } |
| 116 | acpigen_write_CST_package(acpi_cstate_map, count); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | static acpi_tstate_t tss_table_fine[] = { |
| 120 | { 100, 1000, 0, 0x00, 0 }, |
| 121 | { 94, 940, 0, 0x1f, 0 }, |
| 122 | { 88, 880, 0, 0x1e, 0 }, |
| 123 | { 82, 820, 0, 0x1d, 0 }, |
| 124 | { 75, 760, 0, 0x1c, 0 }, |
| 125 | { 69, 700, 0, 0x1b, 0 }, |
| 126 | { 63, 640, 0, 0x1a, 0 }, |
| 127 | { 57, 580, 0, 0x19, 0 }, |
| 128 | { 50, 520, 0, 0x18, 0 }, |
| 129 | { 44, 460, 0, 0x17, 0 }, |
| 130 | { 38, 400, 0, 0x16, 0 }, |
| 131 | { 32, 340, 0, 0x15, 0 }, |
| 132 | { 25, 280, 0, 0x14, 0 }, |
| 133 | { 19, 220, 0, 0x13, 0 }, |
| 134 | { 13, 160, 0, 0x12, 0 }, |
| 135 | }; |
| 136 | |
| 137 | static acpi_tstate_t tss_table_coarse[] = { |
| 138 | { 100, 1000, 0, 0x00, 0 }, |
| 139 | { 88, 875, 0, 0x1f, 0 }, |
| 140 | { 75, 750, 0, 0x1e, 0 }, |
| 141 | { 63, 625, 0, 0x1d, 0 }, |
| 142 | { 50, 500, 0, 0x1c, 0 }, |
| 143 | { 38, 375, 0, 0x1b, 0 }, |
| 144 | { 25, 250, 0, 0x1a, 0 }, |
| 145 | { 13, 125, 0, 0x19, 0 }, |
| 146 | }; |
| 147 | |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 148 | static void generate_T_state_entries(int core, int cores_per_package) |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 149 | { |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 150 | /* Indicate SW_ALL coordination for T-states */ |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 151 | acpigen_write_TSD_package(core, cores_per_package, SW_ALL); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 152 | |
| 153 | /* Indicate FFixedHW so OS will use MSR */ |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 154 | acpigen_write_empty_PTC(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 155 | |
| 156 | /* Set a T-state limit that can be modified in NVS */ |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 157 | acpigen_write_TPC("\\TLVL"); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 158 | |
| 159 | /* |
| 160 | * CPUID.(EAX=6):EAX[5] indicates support |
| 161 | * for extended throttle levels. |
| 162 | */ |
| 163 | if (cpuid_eax(6) & (1 << 5)) |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 164 | acpigen_write_TSS_package( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 165 | ARRAY_SIZE(tss_table_fine), tss_table_fine); |
| 166 | else |
Vladimir Serbinenko | 9bb5c5c | 2014-11-09 03:51:32 +0100 | [diff] [blame] | 167 | acpigen_write_TSS_package( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 168 | ARRAY_SIZE(tss_table_coarse), tss_table_coarse); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | static int calculate_power(int tdp, int p1_ratio, int ratio) |
| 172 | { |
| 173 | u32 m; |
| 174 | u32 power; |
| 175 | |
| 176 | /* |
| 177 | * M = ((1.1 - ((p1_ratio - ratio) * 0.00625)) / 1.1) ^ 2 |
| 178 | * |
| 179 | * Power = (ratio / p1_ratio) * m * tdp |
| 180 | */ |
| 181 | |
| 182 | m = (110000 - ((p1_ratio - ratio) * 625)) / 11; |
| 183 | m = (m * m) / 1000; |
| 184 | |
| 185 | power = ((ratio * 100000 / p1_ratio) / 100); |
| 186 | power *= (m / 100) * (tdp / 1000); |
| 187 | power /= 1000; |
| 188 | |
| 189 | return (int)power; |
| 190 | } |
| 191 | |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 192 | static void generate_P_state_entries(int core, int cores_per_package) |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 193 | { |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 194 | int ratio_min, ratio_max, ratio_turbo, ratio_step; |
| 195 | int coord_type, power_max, power_unit, num_entries; |
| 196 | int ratio, power, clock, clock_max; |
| 197 | msr_t msr; |
| 198 | |
| 199 | /* Determine P-state coordination type from MISC_PWR_MGMT[0] */ |
| 200 | msr = rdmsr(MSR_MISC_PWR_MGMT); |
| 201 | if (msr.lo & MISC_PWR_MGMT_EIST_HW_DIS) |
| 202 | coord_type = SW_ANY; |
| 203 | else |
| 204 | coord_type = HW_ALL; |
| 205 | |
| 206 | /* Get bus ratio limits and calculate clock speeds */ |
| 207 | msr = rdmsr(MSR_PLATFORM_INFO); |
| 208 | ratio_min = (msr.hi >> (40-32)) & 0xff; /* Max Efficiency Ratio */ |
Duncan Laurie | 77dbbac | 2012-06-25 09:51:59 -0700 | [diff] [blame] | 209 | |
| 210 | /* Determine if this CPU has configurable TDP */ |
| 211 | if (cpu_config_tdp_levels()) { |
| 212 | /* Set max ratio to nominal TDP ratio */ |
| 213 | msr = rdmsr(MSR_CONFIG_TDP_NOMINAL); |
| 214 | ratio_max = msr.lo & 0xff; |
| 215 | } else { |
| 216 | /* Max Non-Turbo Ratio */ |
| 217 | ratio_max = (msr.lo >> 8) & 0xff; |
| 218 | } |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 219 | clock_max = ratio_max * SANDYBRIDGE_BCLK; |
| 220 | |
| 221 | /* Calculate CPU TDP in mW */ |
| 222 | msr = rdmsr(MSR_PKG_POWER_SKU_UNIT); |
| 223 | power_unit = 2 << ((msr.lo & 0xf) - 1); |
| 224 | msr = rdmsr(MSR_PKG_POWER_SKU); |
| 225 | power_max = ((msr.lo & 0x7fff) / power_unit) * 1000; |
| 226 | |
| 227 | /* Write _PCT indicating use of FFixedHW */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 228 | acpigen_write_empty_PCT(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 229 | |
| 230 | /* Write _PPC with no limit on supported P-state */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 231 | acpigen_write_PPC_NVS(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 232 | |
| 233 | /* Write PSD indicating configured coordination type */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 234 | acpigen_write_PSD_package(core, cores_per_package, coord_type); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 235 | |
| 236 | /* Add P-state entries in _PSS table */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 237 | acpigen_write_name("_PSS"); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 238 | |
| 239 | /* Determine ratio points */ |
| 240 | ratio_step = PSS_RATIO_STEP; |
| 241 | num_entries = (ratio_max - ratio_min) / ratio_step; |
| 242 | while (num_entries > PSS_MAX_ENTRIES-1) { |
| 243 | ratio_step <<= 1; |
| 244 | num_entries >>= 1; |
| 245 | } |
| 246 | |
| 247 | /* P[T] is Turbo state if enabled */ |
| 248 | if (get_turbo_state() == TURBO_ENABLED) { |
| 249 | /* _PSS package count including Turbo */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 250 | acpigen_write_package(num_entries + 2); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 251 | |
| 252 | msr = rdmsr(MSR_TURBO_RATIO_LIMIT); |
| 253 | ratio_turbo = msr.lo & 0xff; |
| 254 | |
| 255 | /* Add entry for Turbo ratio */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 256 | acpigen_write_PSS_package( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 257 | clock_max + 1, /*MHz*/ |
| 258 | power_max, /*mW*/ |
| 259 | PSS_LATENCY_TRANSITION, /*lat1*/ |
| 260 | PSS_LATENCY_BUSMASTER, /*lat2*/ |
| 261 | ratio_turbo << 8, /*control*/ |
| 262 | ratio_turbo << 8); /*status*/ |
| 263 | } else { |
| 264 | /* _PSS package count without Turbo */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 265 | acpigen_write_package(num_entries + 1); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | /* First regular entry is max non-turbo ratio */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 269 | acpigen_write_PSS_package( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 270 | clock_max, /*MHz*/ |
| 271 | power_max, /*mW*/ |
| 272 | PSS_LATENCY_TRANSITION, /*lat1*/ |
| 273 | PSS_LATENCY_BUSMASTER, /*lat2*/ |
| 274 | ratio_max << 8, /*control*/ |
| 275 | ratio_max << 8); /*status*/ |
| 276 | |
| 277 | /* Generate the remaining entries */ |
| 278 | for (ratio = ratio_min + ((num_entries - 1) * ratio_step); |
| 279 | ratio >= ratio_min; ratio -= ratio_step) { |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 280 | /* Calculate power at this ratio */ |
| 281 | power = calculate_power(power_max, ratio_max, ratio); |
| 282 | clock = ratio * SANDYBRIDGE_BCLK; |
| 283 | |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 284 | acpigen_write_PSS_package( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 285 | clock, /*MHz*/ |
| 286 | power, /*mW*/ |
| 287 | PSS_LATENCY_TRANSITION, /*lat1*/ |
| 288 | PSS_LATENCY_BUSMASTER, /*lat2*/ |
| 289 | ratio << 8, /*control*/ |
| 290 | ratio << 8); /*status*/ |
| 291 | } |
| 292 | |
| 293 | /* Fix package length */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 294 | acpigen_pop_len(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 295 | } |
| 296 | |
Furquan Shaikh | 7536a39 | 2020-04-24 21:59:21 -0700 | [diff] [blame] | 297 | void generate_cpu_entries(const struct device *device) |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 298 | { |
Angel Pons | 6e7f9d6 | 2021-06-04 12:13:40 +0200 | [diff] [blame] | 299 | int coreID, cpuID; |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 300 | int totalcores = dev_count_cpu(); |
Evgeny Zinoviev | 920d2b7 | 2020-06-16 08:23:09 +0300 | [diff] [blame] | 301 | int cores_per_package = get_logical_cores_per_package(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 302 | int numcpus = totalcores/cores_per_package; |
| 303 | |
| 304 | printk(BIOS_DEBUG, "Found %d CPU(s) with %d core(s) each.\n", |
| 305 | numcpus, cores_per_package); |
| 306 | |
Martin Roth | 9944b28 | 2014-08-11 11:24:55 -0600 | [diff] [blame] | 307 | for (cpuID = 1; cpuID <= numcpus; cpuID++) { |
Lee Leahy | 9d62e7e | 2017-03-15 17:40:50 -0700 | [diff] [blame] | 308 | for (coreID = 1; coreID <= cores_per_package; coreID++) { |
Christian Walter | be3979c | 2019-12-18 15:07:59 +0100 | [diff] [blame] | 309 | /* Generate processor \_SB.CPUx */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 310 | acpigen_write_processor( |
Angel Pons | 6e7f9d6 | 2021-06-04 12:13:40 +0200 | [diff] [blame] | 311 | (cpuID-1)*cores_per_package+coreID-1, 0, 0); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 312 | |
| 313 | /* Generate P-state tables */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 314 | generate_P_state_entries( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 315 | cpuID-1, cores_per_package); |
| 316 | |
| 317 | /* Generate C-state tables */ |
Arthur Heymans | cdb26fd | 2021-11-15 20:12:02 +0100 | [diff] [blame] | 318 | generate_C_state_entries(device); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 319 | |
| 320 | /* Generate T-state tables */ |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 321 | generate_T_state_entries( |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 322 | cpuID-1, cores_per_package); |
| 323 | |
Vladimir Serbinenko | 226d784 | 2014-11-04 21:09:23 +0100 | [diff] [blame] | 324 | acpigen_pop_len(); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 325 | } |
| 326 | } |
Arthur Heymans | 04008a9 | 2018-11-28 12:13:54 +0100 | [diff] [blame] | 327 | |
| 328 | /* PPKG is usually used for thermal management |
| 329 | of the first and only package. */ |
| 330 | acpigen_write_processor_package("PPKG", 0, cores_per_package); |
| 331 | |
| 332 | /* Add a method to notify processor nodes */ |
| 333 | acpigen_write_processor_cnot(cores_per_package); |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 334 | } |
| 335 | |
| 336 | struct chip_operations cpu_intel_model_206ax_ops = { |
Stefan Reinauer | 0b7b7b6 | 2012-07-10 17:13:04 -0700 | [diff] [blame] | 337 | CHIP_NAME("Intel SandyBridge/IvyBridge CPU") |
Stefan Reinauer | 5c55463 | 2012-04-04 00:09:50 +0200 | [diff] [blame] | 338 | }; |