blob: 7ddd883324ff84a54b96c400abfad1611f8ce56b [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgie72a8a32012-11-06 11:05:09 +01002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02007#include <option.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +01008#include <pc80/mc146818rtc.h>
9#include <pc80/isa-dma.h>
10#include <pc80/i8259.h>
11#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010013#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070014#include <acpi/acpi.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010015#include <cpu/x86/smm.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070016#include <acpi/acpigen.h>
Vladimir Serbinenko33769a52014-08-30 22:39:20 +020017#include <cbmem.h>
18#include <string.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030019#include "chip.h"
Patrick Georgie72a8a32012-11-06 11:05:09 +010020#include "i82801ix.h"
Vladimir Serbinenko33769a52014-08-30 22:39:20 +020021#include "nvs.h"
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +010022#include <southbridge/intel/common/pciehp.h>
Angel Ponse1a616c2020-06-21 17:02:43 +020023#include <southbridge/intel/common/pmutil.h>
Arthur Heymanse798e6a2017-12-23 23:09:54 +010024#include <southbridge/intel/common/acpi_pirq_gen.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +010025
26#define NMI_OFF 0
27
Patrick Georgie72a8a32012-11-06 11:05:09 +010028typedef struct southbridge_intel_i82801ix_config config_t;
29
30static void i82801ix_enable_apic(struct device *dev)
31{
Patrick Georgie72a8a32012-11-06 11:05:09 +010032 u32 reg32;
33 volatile u32 *ioapic_index = (volatile u32 *)(IO_APIC_ADDR);
34 volatile u32 *ioapic_data = (volatile u32 *)(IO_APIC_ADDR + 0x10);
35
36 /* Enable IOAPIC. Keep APIC Range Select at zero. */
37 RCBA8(0x31ff) = 0x03;
38 /* We have to read 0x31ff back if bit0 changed. */
Paul Menzeld0299e42013-10-21 09:28:19 +020039 RCBA8(0x31ff);
Patrick Georgie72a8a32012-11-06 11:05:09 +010040
41 /* Lock maximum redirection entries (MRE), R/WO register. */
42 *ioapic_index = 0x01;
43 reg32 = *ioapic_data;
44 *ioapic_index = 0x01;
45 *ioapic_data = reg32;
46
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080047 setup_ioapic(VIO_APIC_VADDR, 2); /* ICH7 code uses id 2. */
Patrick Georgie72a8a32012-11-06 11:05:09 +010048}
49
50static void i82801ix_enable_serial_irqs(struct device *dev)
51{
52 /* Set packet length and toggle silent mode bit for one frame. */
53 pci_write_config8(dev, D31F0_SERIRQ_CNTL,
54 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
55}
56
57/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
58 * 0x00 - 0000 = Reserved
59 * 0x01 - 0001 = Reserved
60 * 0x02 - 0010 = Reserved
61 * 0x03 - 0011 = IRQ3
62 * 0x04 - 0100 = IRQ4
63 * 0x05 - 0101 = IRQ5
64 * 0x06 - 0110 = IRQ6
65 * 0x07 - 0111 = IRQ7
66 * 0x08 - 1000 = Reserved
67 * 0x09 - 1001 = IRQ9
68 * 0x0A - 1010 = IRQ10
69 * 0x0B - 1011 = IRQ11
70 * 0x0C - 1100 = IRQ12
71 * 0x0D - 1101 = Reserved
72 * 0x0E - 1110 = IRQ14
73 * 0x0F - 1111 = IRQ15
74 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
75 * 0x80 - The PIRQ is not routed.
76 */
77
Elyes HAOUAS8aa50732018-05-13 13:34:58 +020078static void i82801ix_pirq_init(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +010079{
Elyes HAOUAS8aa50732018-05-13 13:34:58 +020080 struct device *irq_dev;
Patrick Georgie72a8a32012-11-06 11:05:09 +010081 /* Get the chip configuration */
82 config_t *config = dev->chip_info;
83
84 pci_write_config8(dev, D31F0_PIRQA_ROUT, config->pirqa_routing);
85 pci_write_config8(dev, D31F0_PIRQB_ROUT, config->pirqb_routing);
86 pci_write_config8(dev, D31F0_PIRQC_ROUT, config->pirqc_routing);
87 pci_write_config8(dev, D31F0_PIRQD_ROUT, config->pirqd_routing);
88
89 pci_write_config8(dev, D31F0_PIRQE_ROUT, config->pirqe_routing);
90 pci_write_config8(dev, D31F0_PIRQF_ROUT, config->pirqf_routing);
91 pci_write_config8(dev, D31F0_PIRQG_ROUT, config->pirqg_routing);
92 pci_write_config8(dev, D31F0_PIRQH_ROUT, config->pirqh_routing);
93
94 /* Eric Biederman once said we should let the OS do this.
95 * I am not so sure anymore he was right.
96 */
97
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020098 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Patrick Georgie72a8a32012-11-06 11:05:09 +010099 u8 int_pin=0, int_line=0;
100
101 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
102 continue;
103
104 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
105
106 switch (int_pin) {
107 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
108 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
109 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
110 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
111 }
112
113 if (!int_line)
114 continue;
115
116 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
117 }
118}
119
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200120static void i82801ix_gpi_routing(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100121{
122 /* Get the chip configuration */
123 config_t *config = dev->chip_info;
124 u32 reg32 = 0;
125
126 /* An array would be much nicer here, or some
127 * other method of doing this.
128 */
129 reg32 |= (config->gpi0_routing & 0x03) << 0;
130 reg32 |= (config->gpi1_routing & 0x03) << 2;
131 reg32 |= (config->gpi2_routing & 0x03) << 4;
132 reg32 |= (config->gpi3_routing & 0x03) << 6;
133 reg32 |= (config->gpi4_routing & 0x03) << 8;
134 reg32 |= (config->gpi5_routing & 0x03) << 10;
135 reg32 |= (config->gpi6_routing & 0x03) << 12;
136 reg32 |= (config->gpi7_routing & 0x03) << 14;
137 reg32 |= (config->gpi8_routing & 0x03) << 16;
138 reg32 |= (config->gpi9_routing & 0x03) << 18;
139 reg32 |= (config->gpi10_routing & 0x03) << 20;
140 reg32 |= (config->gpi11_routing & 0x03) << 22;
141 reg32 |= (config->gpi12_routing & 0x03) << 24;
142 reg32 |= (config->gpi13_routing & 0x03) << 26;
143 reg32 |= (config->gpi14_routing & 0x03) << 28;
144 reg32 |= (config->gpi15_routing & 0x03) << 30;
145
146 pci_write_config32(dev, D31F0_GPIO_ROUT, reg32);
147}
148
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200149static void i82801ix_power_options(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100150{
151 u8 reg8;
152 u16 reg16, pmbase;
153 u32 reg32;
154 const char *state;
155 /* Get the chip configuration */
156 config_t *config = dev->chip_info;
157
Nico Huber9faae2b2018-11-14 00:00:35 +0100158 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100159 int nmi_option;
160
161 /* BIOS must program... */
162 reg32 = pci_read_config32(dev, 0xac);
163 pci_write_config32(dev, 0xac, reg32 | (1 << 30) | (3 << 8));
164
165 /* Which state do we want to goto after g3 (power restored)?
166 * 0 == S0 Full On
167 * 1 == S5 Soft Off
168 *
169 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
170 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530171 pwr_on = MAINBOARD_POWER_ON;
172 get_option(&pwr_on, "power_on_after_fail");
Patrick Georgie72a8a32012-11-06 11:05:09 +0100173
174 reg8 = pci_read_config8(dev, D31F0_GEN_PMCON_3);
175 reg8 &= 0xfe;
176 switch (pwr_on) {
177 case MAINBOARD_POWER_OFF:
178 reg8 |= 1;
179 state = "off";
180 break;
181 case MAINBOARD_POWER_ON:
182 reg8 &= ~1;
183 state = "on";
184 break;
185 case MAINBOARD_POWER_KEEP:
186 reg8 &= ~1;
187 state = "state keep";
188 break;
189 default:
190 state = "undefined";
191 }
192
193 reg8 |= (3 << 4); /* avoid #S4 assertions */
194 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
195
196 pci_write_config8(dev, D31F0_GEN_PMCON_3, reg8);
197 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
198
199 /* Set up NMI on errors. */
200 reg8 = inb(0x61);
201 reg8 &= 0x0f; /* Higher Nibble must be 0 */
202 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
203 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
204 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
205 outb(reg8, 0x61);
206
207 reg8 = inb(0x74); /* Read from 0x74 as 0x70 is write only. */
208 nmi_option = NMI_OFF;
209 get_option(&nmi_option, "nmi");
210 if (nmi_option) {
211 printk(BIOS_INFO, "NMI sources enabled.\n");
212 reg8 &= ~(1 << 7); /* Set NMI. */
213 } else {
214 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200215 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100216 }
217 outb(reg8, 0x70);
218
219 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
220 reg16 = pci_read_config16(dev, D31F0_GEN_PMCON_1);
221 reg16 &= ~(3 << 0); // SMI# rate 1 minute
222 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
223 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
224 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
225
226 if (config->c4onc3_enable)
227 reg16 |= (1 << 7);
228
229 // another laptop wants this?
230 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
231 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Kyösti Mälkki94464472020-06-13 13:45:42 +0300232 if (CONFIG(DEBUG_PERIODIC_SMI))
233 reg16 |= (3 << 0); // Periodic SMI every 8s
Patrick Georgie72a8a32012-11-06 11:05:09 +0100234 if (config->c5_enable)
235 reg16 |= (1 << 11); /* Enable C5, C6 and PMSYNC# */
236 pci_write_config16(dev, D31F0_GEN_PMCON_1, reg16);
237
238 /* Set exit timings for C5/C6. */
239 if (config->c5_enable) {
240 reg8 = pci_read_config8(dev, D31F0_C5_EXIT_TIMING);
241 reg8 &= ~((7 << 3) | (7 << 0));
242 if (config->c6_enable)
243 reg8 |= (5 << 3) | (3 << 0); /* 38-44us PMSYNC# to STPCLK#,
244 95-102us DPRSTP# to STP_CPU# */
245 else
246 reg8 |= (0 << 3) | (1 << 0); /* 16-17us PMSYNC# to STPCLK#,
247 34-40us DPRSTP# to STP_CPU# */
248 pci_write_config8(dev, D31F0_C5_EXIT_TIMING, reg8);
249 }
250
251 // Set the board's GPI routing.
252 i82801ix_gpi_routing(dev);
253
254 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
255
256 outl(config->gpe0_en, pmbase + 0x28);
257 outw(config->alt_gp_smi_en, pmbase + 0x38);
258
259 /* Set up power management block and determine sleep mode */
260 reg16 = inw(pmbase + 0x00); /* PM1_STS */
261 outw(reg16, pmbase + 0x00); /* Clear status bits. At least bit11 (power
262 button override) must be cleared or SCI
263 will be constantly fired and OSPM must
264 not know about it (ACPI spec says to
265 ignore the bit). */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100266
267 /* Set duty cycle for hardware throttling (defaults to 0x0: 50%). */
268 reg32 = inl(pmbase + 0x10);
269 reg32 &= ~(7 << 5);
270 reg32 |= (config->throttle_duty & 7) << 5;
271 outl(reg32, pmbase + 0x10);
272}
273
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200274static void i82801ix_configure_cstates(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100275{
Angel Pons67406472020-06-08 11:13:42 +0200276 // Enable Popup & Popdown
277 pci_or_config8(dev, D31F0_CxSTATE_CNF, (1 << 4) | (1 << 3) | (1 << 2));
Patrick Georgie72a8a32012-11-06 11:05:09 +0100278
279 // Set Deeper Sleep configuration to recommended values
Angel Pons67406472020-06-08 11:13:42 +0200280 // Deeper Sleep to Stop CPU: 34-40us
281 // Deeper Sleep to Sleep: 15us
282 pci_update_config8(dev, D31F0_C4TIMING_CNT, ~0x0f, (2 << 2) | (2 << 0));
Patrick Georgie72a8a32012-11-06 11:05:09 +0100283
284 /* We could enable slow-C4 exit here, if someone needs it? */
285}
286
287static void i82801ix_rtc_init(struct device *dev)
288{
289 u8 reg8;
290 int rtc_failed;
291
292 reg8 = pci_read_config8(dev, D31F0_GEN_PMCON_3);
293 rtc_failed = reg8 & RTC_BATTERY_DEAD;
294 if (rtc_failed) {
295 reg8 &= ~RTC_BATTERY_DEAD;
296 pci_write_config8(dev, D31F0_GEN_PMCON_3, reg8);
297 }
298 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
299
Gabe Blackb3f08c62014-04-30 17:12:25 -0700300 cmos_init(rtc_failed);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100301}
302
303static void enable_hpet(void)
304{
305 u32 reg32;
306
307 /* Move HPET to default address 0xfed00000 and enable it */
308 reg32 = RCBA32(RCBA_HPTC);
309 reg32 |= (1 << 7); // HPET Address Enable
310 reg32 &= ~(3 << 0);
311 RCBA32(RCBA_HPTC) = reg32;
312}
313
314static void enable_clock_gating(void)
315{
316 u32 reg32;
317
318 /* Enable DMI dynamic clock gating. */
319 RCBA32(RCBA_DMIC) |= 3;
320
321 /* Enable Clock Gating for most devices. */
322 reg32 = RCBA32(RCBA_CG);
323 reg32 |= (1 << 31); /* LPC dynamic clock gating */
324 /* USB UHCI dynamic clock gating: */
325 reg32 |= (1 << 29) | (1 << 28);
326 /* SATA dynamic clock gating [0-3]: */
327 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
328 reg32 |= (1 << 23); /* LAN static clock gating (if LAN disabled) */
329 reg32 |= (1 << 22); /* HD audio dynamic clock gating */
330 reg32 &= ~(1 << 21); /* No HD audio static clock gating */
331 reg32 &= ~(1 << 20); /* No USB EHCI static clock gating */
332 reg32 |= (1 << 19); /* USB EHCI dynamic clock gating */
333 /* More SATA dynamic clock gating [4-5]: */
334 reg32 |= (1 << 18) | (1 << 17);
335 reg32 |= (1 << 16); /* PCI dynamic clock gating */
336 /* PCIe, DMI dynamic clock gating: */
337 reg32 |= (1 << 4) | (1 << 3) | (1 << 2) | (1 << 1);
338 reg32 |= (1 << 0); /* PCIe root port static clock gating */
339 RCBA32(RCBA_CG) = reg32;
340
341 /* Enable SPI dynamic clock gating. */
342 RCBA32(0x38c0) |= 7;
343}
344
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300345static void i82801ix_set_acpi_mode(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100346{
Kyösti Mälkkiad882c32020-06-02 05:05:30 +0300347 if (!acpi_is_wakeup_s3()) {
348 apm_control(APM_CNT_ACPI_DISABLE);
349 } else {
350 apm_control(APM_CNT_ACPI_ENABLE);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100351 }
Patrick Georgie72a8a32012-11-06 11:05:09 +0100352}
Patrick Georgie72a8a32012-11-06 11:05:09 +0100353
354static void lpc_init(struct device *dev)
355{
Elyes HAOUASbfc255a2020-03-07 13:05:14 +0100356 printk(BIOS_DEBUG, "i82801ix: %s\n", __func__);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100357
358 /* Set the value for PCI command register. */
359 pci_write_config16(dev, PCI_COMMAND, 0x000f);
360
361 /* IO APIC initialization. */
362 i82801ix_enable_apic(dev);
363
364 i82801ix_enable_serial_irqs(dev);
365
366 /* Setup the PIRQ. */
367 i82801ix_pirq_init(dev);
368
369 /* Setup power options. */
370 i82801ix_power_options(dev);
371
372 /* Configure Cx state registers */
373 if (LPC_IS_MOBILE(dev))
374 i82801ix_configure_cstates(dev);
375
376 /* Initialize the real time clock. */
377 i82801ix_rtc_init(dev);
378
379 /* Initialize ISA DMA. */
380 isa_dma_init();
381
382 /* Initialize the High Precision Event Timers, if present. */
383 enable_hpet();
384
385 /* Initialize Clock Gating */
386 enable_clock_gating();
387
388 setup_i8259();
389
390 /* The OS should do this? */
391 /* Interrupt 9 should be level triggered (SCI) */
392 i8259_configure_irq_trigger(9, 1);
393
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300394 i82801ix_set_acpi_mode(dev);
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300395
396 /* Don't allow evil boot loaders, kernels, or
397 * userspace applications to deceive us:
398 */
Kyösti Mälkkicd0b67b2019-10-09 07:52:40 +0300399 if (CONFIG(HAVE_SMI_HANDLER) && !CONFIG(PARALLEL_MP))
Kyösti Mälkki6feb4da2019-07-13 17:28:37 +0300400 aseg_smm_lock();
Patrick Georgie72a8a32012-11-06 11:05:09 +0100401}
402
Elyes HAOUAS8aa50732018-05-13 13:34:58 +0200403static void i82801ix_lpc_read_resources(struct device *dev)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100404{
405 /*
406 * I/O Resources
407 *
408 * 0x0000 - 0x000f....ISA DMA
409 * 0x0010 - 0x001f....ISA DMA aliases
410 * 0x0020 ~ 0x003d....PIC
411 * 0x002e - 0x002f....Maybe Super I/O
412 * 0x0040 - 0x0043....Timer
413 * 0x004e - 0x004f....Maybe Super I/O
414 * 0x0050 - 0x0053....Timer aliases
415 * 0x0061.............NMI_SC
416 * 0x0070.............NMI_EN (readable in alternative access mode)
417 * 0x0070 - 0x0077....RTC
418 * 0x0080 - 0x008f....ISA DMA
419 * 0x0090 ~ 0x009f....ISA DMA aliases
420 * 0x0092.............Fast A20 and Init
421 * 0x00a0 ~ 0x00bd....PIC
422 * 0x00b2 - 0x00b3....APM
423 * 0x00c0 ~ 0x00de....ISA DMA
424 * 0x00c1 ~ 0x00df....ISA DMA aliases
425 * 0x00f0.............Coprocessor Error
426 * (0x0400-0x041f)....SMBus (SMBUS_IO_BASE, during raminit)
427 * 0x04d0 - 0x04d1....PIC
428 * 0x0500 - 0x057f....PM (DEFAULT_PMBASE)
429 * 0x0580 - 0x05bf....SB GPIO (DEFAULT_GPIOBASE)
430 * 0x05c0 - 0x05ff....SB GPIO cont. (mobile only)
431 * 0x0cf8 - 0x0cff....PCI
432 * 0x0cf9.............Reset Control
433 */
434
435 struct resource *res;
436
437 /* Get the normal PCI resources of this device. */
438 pci_dev_read_resources(dev);
439
440 /* Add an extra subtractive resource for both memory and I/O. */
441 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
442 res->base = 0;
443 res->size = 0x1000;
444 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
445 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
446
447 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
448 res->base = 0xff800000;
449 res->size = 0x00800000; /* 8 MB for flash */
450 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
451 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
452
453 res = new_resource(dev, 3); /* IOAPIC */
454 res->base = IO_APIC_ADDR;
455 res->size = 0x00001000;
456 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
457}
458
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700459static void southbridge_inject_dsdt(const struct device *dev)
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200460{
Elyes HAOUAS035df002016-10-03 21:54:16 +0200461 global_nvs_t *gnvs = cbmem_add (CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200462
463 if (gnvs) {
Elyes HAOUAS035df002016-10-03 21:54:16 +0200464 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200465 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100466
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200467 /* And tell SMI about it */
Kyösti Mälkkic3c55212020-06-17 10:34:26 +0300468 apm_control(APM_CNT_GNVS_UPDATE);
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200469
470 /* Add it to SSDT. */
Vladimir Serbinenkof7c75db2014-11-04 21:21:06 +0100471 acpigen_write_scope("\\");
Patrick Rudolph4af2add2018-11-26 15:56:11 +0100472 acpigen_write_name_dword("NVSA", (uintptr_t)gnvs);
Vladimir Serbinenkof7c75db2014-11-04 21:21:06 +0100473 acpigen_pop_len();
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200474 }
475}
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100476
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100477
478static const char *lpc_acpi_name(const struct device *dev)
479{
480 return "LPCB";
481}
482
Furquan Shaikh7536a392020-04-24 21:59:21 -0700483static void southbridge_fill_ssdt(const struct device *device)
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100484{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300485 struct device *dev = pcidev_on_root(0x1f, 0);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100486 config_t *chip = dev->chip_info;
487
488 intel_acpi_pcie_hotplug_generator(chip->pcie_hotplug_map, 8);
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100489 intel_acpi_gen_def_acpi_pirq(device);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100490}
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200491
Patrick Georgie72a8a32012-11-06 11:05:09 +0100492static struct device_operations device_ops = {
493 .read_resources = i82801ix_lpc_read_resources,
494 .set_resources = pci_dev_set_resources,
495 .enable_resources = pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200496 .acpi_inject_dsdt = southbridge_inject_dsdt,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200497 .write_acpi_tables = acpi_write_hpet,
Nico Huber68680dd2020-03-31 17:34:52 +0200498 .acpi_fill_ssdt = southbridge_fill_ssdt,
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100499 .acpi_name = lpc_acpi_name,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100500 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100501 .scan_bus = scan_static_bus,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200502 .ops_pci = &pci_dev_ops_pci,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100503};
504
505static const unsigned short pci_device_ids[] = {
Felix Singer7f8b0cd2019-11-10 11:04:08 +0100506 PCI_DEVICE_ID_INTEL_82801IH_LPC, /* ICH9DH */
507 PCI_DEVICE_ID_INTEL_82801IO_LPC, /* ICH9DO */
508 PCI_DEVICE_ID_INTEL_82801IR_LPC, /* ICH9R */
509 PCI_DEVICE_ID_INTEL_82801IEM_LPC, /* ICH9M-E */
510 PCI_DEVICE_ID_INTEL_82801IB_LPC, /* ICH9 */
511 PCI_DEVICE_ID_INTEL_82801IBM_LPC, /* ICH9M */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100512 0
513};
514
515static const struct pci_driver ich9_lpc __pci_driver = {
516 .ops = &device_ops,
517 .vendor = PCI_VENDOR_ID_INTEL,
518 .devices = pci_device_ids,
519};