blob: 0b47f9d6f4ff64edc7b2e3e265994b86540107e6 [file] [log] [blame]
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007 AMD
5 * Written by Yinghai Lu <yinghailu@amd.com> for AMD.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000016 */
17
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000018#define FAM10_SCAN_PCI_BUS 0
19#define FAM10_ALLOCATE_IO_RANGE 1
20
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000021#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000022#include <string.h>
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000023#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000027#include <cpu/x86/lapic.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000028#include <console/console.h>
Timothy Pearson91e9f672015-03-19 16:44:46 -050029#include <timestamp.h>
Patrick Georgid0835952010-10-05 09:07:10 +000030#include <lib.h>
Uwe Hermann26535d62010-11-20 20:36:40 +000031#include <spd.h>
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000032#include <cpu/amd/model_10xxx_rev.h>
Patrick Georgi82d9a312016-01-21 12:46:10 +010033#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <cpu/x86/lapic.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110035#include <cpu/amd/car.h>
Edward O'Callaghan81998092014-04-28 18:07:33 +100036#include <superio/winbond/common/winbond.h>
37#include <superio/winbond/w83627hf/w83627hf.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110038#include <cpu/x86/bist.h>
Damien Zammit75a3d1f2016-11-28 00:29:10 +110039#include <northbridge/amd/amdfam10/raminit.h>
40#include <northbridge/amd/amdht/ht_wrapper.h>
41#include <cpu/amd/family_10h-family_15h/init_cpus.h>
42#include <arch/early_variables.h>
43#include <cbmem.h>
Arthur Heymans11cf68c2017-02-24 14:37:57 +010044#include <southbridge/nvidia/mcp55/mcp55.h>
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000045
Damien Zammit75a3d1f2016-11-28 00:29:10 +110046#include "resourcemap.c"
47#include "cpu/amd/quadcore/quadcore.c"
48
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000049#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
50
Damien Zammit75a3d1f2016-11-28 00:29:10 +110051void activate_spd_rom(const struct mem_controller *ctrl);
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020052int spd_read_byte(unsigned int device, unsigned int address);
Damien Zammit75a3d1f2016-11-28 00:29:10 +110053extern struct sys_info sysinfo_car;
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000054
Damien Zammit75a3d1f2016-11-28 00:29:10 +110055void activate_spd_rom(const struct mem_controller *ctrl) { }
56
Elyes HAOUASdd35e2c2018-09-20 17:33:50 +020057inline int spd_read_byte(unsigned int device, unsigned int address)
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000058{
59 return smbus_read_byte(device, address);
60}
61
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000062#define MCP55_MB_SETUP \
Myles Watsona643ea32008-10-06 21:00:46 +000063 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+37, 0x00, 0x44,/* GPIO38 PCI_REQ3 */ \
64 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+38, 0x00, 0x44,/* GPIO39 PCI_GNT3 */ \
65 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+39, 0x00, 0x44,/* GPIO40 PCI_GNT2 */ \
66 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+40, 0x00, 0x44,/* GPIO41 PCI_REQ2 */ \
67 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+59, 0x00, 0x60,/* GPIP60 FANCTL0 */ \
68 RES_PORT_IO_8, SYSCTRL_IO_BASE + 0xc0+60, 0x00, 0x60,/* GPIO61 FANCTL1 */
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000069
Edward O'Callaghan77757c22015-01-04 21:33:39 +110070#include <southbridge/nvidia/mcp55/early_setup_ss.h>
stepan836ae292010-12-08 05:42:47 +000071#include "southbridge/nvidia/mcp55/early_setup_car.c"
Xavi Drudis Ferran4c28a6f2011-02-26 23:29:44 +000072
Damien Zammit75a3d1f2016-11-28 00:29:10 +110073unsigned get_sbdn(unsigned bus)
74{
75 pci_devfn_t dev;
76
77 /* Find the device. */
78 dev = pci_locate_device_on_bus(PCI_ID(PCI_VENDOR_ID_NVIDIA,
79 PCI_DEVICE_ID_NVIDIA_MCP55_HT), bus);
80
81 return (dev >> 15) & 0x1f;
82}
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000083
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000084static void sio_setup(void)
85{
Myles Watsona643ea32008-10-06 21:00:46 +000086 uint32_t dword;
87 uint8_t byte;
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +000088
Myles Watsona643ea32008-10-06 21:00:46 +000089 byte = pci_read_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b);
90 byte |= 0x20;
91 pci_write_config8(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0x7b, byte);
92
93 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0);
94 /*serial 0 */
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060095 dword |= (1 << 0);
Myles Watsona643ea32008-10-06 21:00:46 +000096 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa0, dword);
97
98 dword = pci_read_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4);
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -060099 dword |= (1 << 16);
Myles Watsona643ea32008-10-06 21:00:46 +0000100 pci_write_config32(PCI_DEV(0, MCP55_DEVN_BASE+1 , 0), 0xa4, dword);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000101}
102
Uwe Hermann26535d62010-11-20 20:36:40 +0000103static const u8 spd_addr[] = {
104 //first node
105 RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0,
106#if CONFIG_MAX_PHYSICAL_CPUS > 1
107 //second node
108 RC00, DIMM4, DIMM6, 0, 0, DIMM5, DIMM7, 0, 0,
109#endif
Uwe Hermann86a57172010-11-21 10:26:04 +0000110};
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000111
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000112void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000113{
Patrick Georgibbc880e2012-11-20 18:20:56 +0100114 struct sys_info *sysinfo = &sysinfo_car;
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000115
Uwe Hermann7b997052010-11-21 22:47:22 +0000116 u32 bsp_apicid = 0, val, wants_reset;
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000117 msr_t msr;
Myles Watsona643ea32008-10-06 21:00:46 +0000118
Timothy Pearson91e9f672015-03-19 16:44:46 -0500119 timestamp_init(timestamp_get());
120 timestamp_add_now(TS_START_ROMSTAGE);
121
Patrick Georgi2bd91002010-03-18 16:46:50 +0000122 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000123 /* Nothing special needs to be done to find bus 0 */
124 /* Allow the HT devices to be found */
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000125 set_bsp_node_CHtExtNodeCfgEn();
126 enumerate_ht_chain();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000127 sio_setup();
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000128 }
129
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000130 post_code(0x30);
131
Uwe Hermann7b997052010-11-21 22:47:22 +0000132 if (bist == 0)
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000133 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000134
135 post_code(0x32);
136
Edward O'Callaghan81998092014-04-28 18:07:33 +1000137 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Myles Watsona643ea32008-10-06 21:00:46 +0000138 console_init();
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000139
140 /* Halt if there was a built in self test failure */
141 report_bist_failure(bist);
142
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000143 val = cpuid_eax(1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000144 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
Myles Watson08e0fb82010-03-22 16:33:25 +0000145 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000146 printk(BIOS_DEBUG, "bsp_apicid = %02x\n", bsp_apicid);
Myles Watson08e0fb82010-03-22 16:33:25 +0000147 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000148
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000149 /* Setup sysinfo defaults */
150 set_sysinfo_in_ram(0);
151
152 update_microcode(val);
Kyösti Mälkkif0a13ce2013-12-08 07:20:48 +0200153
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000154 post_code(0x33);
155
Timothy Pearson730a0432015-10-16 13:51:51 -0500156 cpuSetAMDMSR(0);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000157 post_code(0x34);
158
159 amd_ht_init(sysinfo);
160 post_code(0x35);
161
162 /* Setup nodes PCI space and start core 0 AP init. */
163 finalize_node_setup(sysinfo);
164
165 /* Setup any mainboard PCI settings etc. */
166 setup_mb_resource_map();
167 post_code(0x36);
168
169 /* wait for all the APs core0 started by finalize_node_setup. */
170 /* FIXME: A bunch of cores are going to start output to serial at once.
Myles Watsona643ea32008-10-06 21:00:46 +0000171 * It would be nice to fixup prink spinlocks for ROM XIP mode.
172 * I think it could be done by putting the spinlock flag in the cache
173 * of the BSP located right after sysinfo.
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000174 */
175 wait_all_core0_started();
176
Martin Roth43927ba2017-06-24 21:54:33 -0600177#if IS_ENABLED(CONFIG_LOGICAL_CPUS)
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000178 /* Core0 on each node is configured. Now setup any additional cores. */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000179 printk(BIOS_DEBUG, "start_other_cores()\n");
Timothy Pearson0122afb2015-07-30 14:07:15 -0500180 start_other_cores(bsp_apicid);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000181 post_code(0x37);
182 wait_all_other_cores_started(bsp_apicid);
183#endif
184
185 post_code(0x38);
186
Martin Roth43927ba2017-06-24 21:54:33 -0600187#if IS_ENABLED(CONFIG_SET_FIDVID)
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000188 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000189 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000190
191 /* FIXME: The sb fid change may survive the warm reset and only
Myles Watsona643ea32008-10-06 21:00:46 +0000192 * need to be done once.*/
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000193 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
194
195 post_code(0x39);
196
197 if (!warm_reset_detect(0)) { // BSP is node 0
198 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
199 } else {
200 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
201 }
202
203 post_code(0x3A);
204
205 /* show final fid and vid */
Elyes HAOUASa5aad2e2016-09-19 09:47:16 -0600206 msr = rdmsr(0xc0010071);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000207 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x\n", msr.hi, msr.lo);
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000208#endif
209
Paul Menzel4549e5a2014-02-02 22:05:48 +0100210 init_timer(); // Need to use TMICT to synchronize FID/VID
Stefan Reinauerbcb8c972010-04-25 18:06:32 +0000211
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000212 wants_reset = mcp55_early_setup_x();
213
214 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
215 if (!warm_reset_detect(0)) {
Stefan Reinauer069f4762015-01-05 13:02:32 -0800216 printk(BIOS_INFO, "...WARM RESET...\n\n\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000217 soft_reset();
Jonathan Neuschäferec48c742017-09-29 02:45:31 +0200218 die("After soft_reset - shouldn't see this message!!!\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000219 }
220
221 if (wants_reset)
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000222 printk(BIOS_DEBUG, "mcp55_early_setup_x wanted additional reset!\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000223
224 post_code(0x3B);
225
226 /* It's the time to set ctrl in sysinfo now; */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000227 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000228 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
229 post_code(0x3D);
230
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000231 printk(BIOS_DEBUG, "enable_smbus()\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000232 enable_smbus();
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000233
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000234 post_code(0x40);
235
Timothy Pearson91e9f672015-03-19 16:44:46 -0500236 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000237 printk(BIOS_DEBUG, "raminit_amdmct()\n");
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000238 raminit_amdmct(sysinfo);
Timothy Pearson91e9f672015-03-19 16:44:46 -0500239 timestamp_add_now(TS_AFTER_INITRAM);
240
Timothy Pearson86f4ca52015-03-13 13:27:58 -0500241 cbmem_initialize_empty();
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000242 post_code(0x41);
243
Timothy Pearson22564082015-03-27 22:49:18 -0500244 amdmct_cbmem_store_info(sysinfo);
245
Arne Georg Gleditsch33e6d5d2008-08-19 17:59:34 +0000246}
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000247
248/**
249 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
250 * Description:
251 * This routine is called every time a non-coherent chain is processed.
252 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
253 * swap list. The first part of the list controls the BUID assignment and the
254 * second part of the list provides the device to device linking. Device orientation
255 * can be detected automatically, or explicitly. See documentation for more details.
256 *
257 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
258 * based on each device's unit count.
259 *
260 * Parameters:
Martin Rothc3fde7e2014-12-29 22:13:37 -0700261 * @param[in] node = The node on which this chain is located
262 * @param[in] link = The link on the host for this chain
263 * @param[out] List = supply a pointer to a list
Scott Duplichan314dd0b2011-03-08 23:01:46 +0000264 */
265BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
266{
267 static const u8 swaplist[] = { 0xFF, CONFIG_HT_CHAIN_UNITID_BASE, CONFIG_HT_CHAIN_END_UNITID_BASE, 0xFF };
268 /* If the BUID was adjusted in early_ht we need to do the manual override */
269 if ((CONFIG_HT_CHAIN_UNITID_BASE != 0) && (CONFIG_HT_CHAIN_END_UNITID_BASE != 0)) {
270 printk(BIOS_DEBUG, "AMD_CB_ManualBUIDSwapList()\n");
271 if ((node == 0) && (link == 0)) { /* BSP SB link */
272 *List = swaplist;
273 return 1;
274 }
275 }
276
277 return 0;
278}