blob: 66988753cfe3152ccf5d682e96ac1273339efbf9 [file] [log] [blame]
Stefan Reinauer4d933dd2009-07-21 21:36:41 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
Ronald G. Minniche5ac2952004-10-14 22:44:26 +000020#include <arch/io.h>
Stefan Reinauera829bfe2009-01-20 21:38:17 +000021#include <pc80/i8259.h>
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000022#include <console/console.h>
23
24#define MASTER_PIC_ICW1 0x20
25#define SLAVE_PIC_ICW1 0xa0
26#define ICW_SELECT (1 << 4)
27#define OCW_SELECT (0 << 4)
28#define ADI (1 << 2)
29#define SNGL (1 << 1)
30#define IC4 (1 << 0)
31
32#define MASTER_PIC_ICW2 0x21
33#define SLAVE_PIC_ICW2 0xa1
34#define INT_VECTOR_MASTER 0x20
35#define IRQ0 0x00
36#define IRQ1 0x01
37#define INT_VECTOR_SLAVE 0x28
38#define IRQ8 0x00
39#define IRQ9 0x01
40
41#define MASTER_PIC_ICW3 0x21
42#define CASCADED_PIC (1 << 2)
43
44#define MASTER_PIC_ICW4 0x21
45#define SLAVE_PIC_ICW4 0xa1
46#define MICROPROCESSOR_MODE (1 << 0)
47
48#define SLAVE_PIC_ICW3 0xa1
49#define SLAVE_ID 0x02
50
51#define MASTER_PIC_OCW1 0x21
52#define SLAVE_PIC_OCW1 0xa1
53#define IRQ2 (1 << 2)
54#define ALL_IRQS 0xff
55
56#define ELCR1 0x4d0
57#define ELCR2 0x4d1
Ronald G. Minniche5ac2952004-10-14 22:44:26 +000058
59void setup_i8259(void)
60{
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000061 /* A write to ICW1 starts the Interrupt Controller Initialization
62 * Sequence. This implicitly causes the following to happen:
63 * - Interrupt Mask register is cleared
64 * - Priority 7 is assigned to IRQ7 input
65 * - Slave mode address is set to 7
66 * - Special mask mode is cleared
67 *
68 * We send the initialization sequence to both the master and
69 * slave i8259 controller.
70 */
71 outb(ICW_SELECT|IC4, MASTER_PIC_ICW1);
72 outb(ICW_SELECT|IC4, SLAVE_PIC_ICW1);
73
74 /* Now the interrupt controller expects us to write to ICW2. */
75 outb(INT_VECTOR_MASTER | IRQ0, MASTER_PIC_ICW2);
76 outb(INT_VECTOR_SLAVE | IRQ8, SLAVE_PIC_ICW2);
77
Stefan Reinauer14e22772010-04-27 06:56:47 +000078 /* Now the interrupt controller expects us to write to ICW3.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000079 *
80 * The normal scenario is to set up cascading on IRQ2 on the master
81 * i8259 and assign the slave ID 2 to the slave i8259.
82 */
83 outb(CASCADED_PIC, MASTER_PIC_ICW3);
84 outb(SLAVE_ID, SLAVE_PIC_ICW3);
85
86 /* Now the interrupt controller expects us to write to ICW4.
87 *
88 * We switch both i8259 to microprocessor mode because they're
89 * operating as part of an x86 architecture based chipset
90 */
91 outb(MICROPROCESSOR_MODE, MASTER_PIC_ICW2);
Stefan Reinauer14e22772010-04-27 06:56:47 +000092 outb(MICROPROCESSOR_MODE, SLAVE_PIC_ICW2);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000093
Stefan Reinauer14e22772010-04-27 06:56:47 +000094 /* Now clear the interrupts through OCW1.
Stefan Reinauer4d933dd2009-07-21 21:36:41 +000095 * First we mask off all interrupts on the slave interrupt controller
96 * then we mask off all interrupts but interrupt 2 on the master
97 * controller. This way the cascading stays alife.
98 */
99 outb(ALL_IRQS, SLAVE_PIC_OCW1);
100 outb(ALL_IRQS & ~IRQ2, MASTER_PIC_OCW1);
Ronald G. Minniche5ac2952004-10-14 22:44:26 +0000101}
102
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000103/**
104 * @brief Configure IRQ triggering in the i8259 compatible Interrupt Controller.
105 *
106 * Switch a certain interrupt to be level / edge triggered.
107 *
108 * @param int_num legacy interrupt number (3-7, 9-15)
109 * @param is_level_triggered 1 for level triggered interrupt, 0 for edge
110 * triggered interrupt
111 */
112void i8259_configure_irq_trigger(int int_num, int is_level_triggered)
113{
114 u16 int_bits = inb(ELCR1) | (((u16)inb(ELCR2)) << 8);
115
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000116 printk(BIOS_SPEW, "%s: current interrupts are 0x%x\n", __func__, int_bits);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000117 if (is_level_triggered)
118 int_bits |= (1 << int_num);
119 else
120 int_bits &= ~(1 << int_num);
121
122 /* Write new values */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000123 printk(BIOS_SPEW, "%s: try to set interrupts 0x%x\n", __func__, int_bits);
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000124 outb((u8)(int_bits & 0xff), ELCR1);
125 outb((u8)(int_bits >> 8), ELCR2);
126
127#ifdef PARANOID_IRQ_TRIGGERS
128 /* Try reading back the new values. This seems like an error but is not ... */
129 if (inb(ELCR1) != (int_bits & 0xff)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000130 printk(BIOS_ERR, "%s: lower order bits are wrong: want 0x%x, got 0x%x\n",
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000131 __func__, (int_bits & 0xff), inb(ELCR1));
132 }
133
134 if (inb(ELCR2) != (int_bits >> 8)) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000135 printk(BIOS_ERR, "%s: higher order bits are wrong: want 0x%x, got 0x%x\n",
Stefan Reinauer4d933dd2009-07-21 21:36:41 +0000136 __func__, (int_bits>>8), inb(ELCR2));
137 }
138#endif
139}
140
Ronald G. Minniche5ac2952004-10-14 22:44:26 +0000141