blob: 5b40721262f6a3413debd94aac3e7a8726e61f1d [file] [log] [blame]
Patrick Georgiea063cb2020-05-08 19:28:13 +02001/* inteltool - dump all registers on an Intel CPU + chipset based system */
Patrick Georgi7333a112020-05-08 20:48:04 +02002/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer23190272008-08-20 13:41:24 +00003
Nico Huber99b02a12017-04-05 17:39:57 +02004#ifndef INTELTOOL_H
5#define INTELTOOL_H 1
6
Michael Niewöhner10d52212020-03-13 19:08:21 +01007#include <arch/mmio.h>
Nico Huberaf83db22017-04-05 17:30:20 +02008#include <commonlib/helpers.h>
9
Stefan Reinauer23190272008-08-20 13:41:24 +000010#include <stdint.h>
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000011
12#if defined(__GLIBC__)
Stefan Reinauer1162f252008-12-04 15:18:20 +000013#include <sys/io.h>
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000014#endif
15#if (defined(__MACH__) && defined(__APPLE__))
Paul Menzela8843de2017-06-05 12:33:23 +020016/* DirectHW is available here: https://www.coreboot.org/DirectHW */
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000017#define __DARWIN__
Stefan Reinauercff573d2011-03-18 22:08:39 +000018#include <DirectHW/DirectHW.h>
Stefan Reinauer1162f252008-12-04 15:18:20 +000019#endif
Andrey Korolyov046d2172016-01-05 19:59:06 +030020#ifdef __NetBSD__
21#include <pciutils/pci.h>
22#else
Stefan Reinauer23190272008-08-20 13:41:24 +000023#include <pci/pci.h>
Andrey Korolyov046d2172016-01-05 19:59:06 +030024#endif
Stefan Reinauer23190272008-08-20 13:41:24 +000025
Idwer Vollering3f91d812010-10-24 13:50:13 +000026/* This #include is needed for freebsd_{rd,wr}msr. */
27#if defined(__FreeBSD__)
28#include <machine/cpufunc.h>
29#endif
30
Andrey Korolyov046d2172016-01-05 19:59:06 +030031#ifdef __NetBSD__
32static inline uint8_t inb(unsigned port)
33{
34 uint8_t data;
35 __asm volatile("inb %w1,%0" : "=a" (data) : "d" (port));
36 return data;
37}
38static inline uint16_t inw(unsigned port)
39{
Elyes HAOUAS94501502016-10-19 17:59:10 +020040 uint16_t data;
41 __asm volatile("inw %w1,%0": "=a" (data) : "d" (port));
42 return data;
Andrey Korolyov046d2172016-01-05 19:59:06 +030043}
44static inline uint32_t inl(unsigned port)
45{
46 uint32_t data;
47 __asm volatile("inl %w1,%0": "=a" (data) : "d" (port));
48 return data;
49}
50#endif
51
Stefan Reinauer23190272008-08-20 13:41:24 +000052#define INTELTOOL_VERSION "1.0"
53
54/* Tested chipsets: */
Maciej Pijanka90d17402009-09-30 17:05:46 +000055#define PCI_VENDOR_ID_INTEL 0x8086
56#define PCI_DEVICE_ID_INTEL_ICH 0x2410
57#define PCI_DEVICE_ID_INTEL_ICH0 0x2420
58#define PCI_DEVICE_ID_INTEL_ICH2 0x2440
59#define PCI_DEVICE_ID_INTEL_ICH4 0x24c0
60#define PCI_DEVICE_ID_INTEL_ICH4M 0x24cc
Idwer Vollering312fc962010-12-17 22:34:58 +000061#define PCI_DEVICE_ID_INTEL_ICH5 0x24d0
Pat Erleyca3548e2010-04-21 06:23:19 +000062#define PCI_DEVICE_ID_INTEL_ICH6 0x2640
Maciej Pijanka90d17402009-09-30 17:05:46 +000063#define PCI_DEVICE_ID_INTEL_ICH7DH 0x27b0
64#define PCI_DEVICE_ID_INTEL_ICH7 0x27b8
65#define PCI_DEVICE_ID_INTEL_ICH7M 0x27b9
66#define PCI_DEVICE_ID_INTEL_ICH7MDH 0x27bd
Corey Osgoodf366ce02010-08-17 08:33:44 +000067#define PCI_DEVICE_ID_INTEL_NM10 0x27bc
68#define PCI_DEVICE_ID_INTEL_ICH8 0x2810
Maciej Pijanka90d17402009-09-30 17:05:46 +000069#define PCI_DEVICE_ID_INTEL_ICH8M 0x2815
Lubomir Rintel2a13bad2015-03-01 10:14:15 +010070#define PCI_DEVICE_ID_INTEL_ICH8ME 0x2811
Anton Kochkovda0b4562010-05-30 12:33:12 +000071#define PCI_DEVICE_ID_INTEL_ICH9DH 0x2912
72#define PCI_DEVICE_ID_INTEL_ICH9DO 0x2914
73#define PCI_DEVICE_ID_INTEL_ICH9R 0x2916
74#define PCI_DEVICE_ID_INTEL_ICH9 0x2918
75#define PCI_DEVICE_ID_INTEL_ICH9M 0x2919
76#define PCI_DEVICE_ID_INTEL_ICH9ME 0x2917
Idwer Vollering66dcda92020-07-09 14:16:39 +020077#define PCI_DEVICE_ID_INTEL_ICH10DO 0x3a14
Maciej Pijanka90d17402009-09-30 17:05:46 +000078#define PCI_DEVICE_ID_INTEL_ICH10R 0x3a16
Angel Pons65adc702021-11-14 15:34:02 +010079#define PCI_DEVICE_ID_INTEL_ICH10 0x3a18
80#define PCI_DEVICE_ID_INTEL_ICH10D 0x3a1a
Stefan Tauner088f5692013-05-28 11:30:25 +020081#define PCI_DEVICE_ID_INTEL_3400_DESKTOP 0x3b00
82#define PCI_DEVICE_ID_INTEL_3400_MOBILE 0x3b01
83#define PCI_DEVICE_ID_INTEL_P55 0x3b02
84#define PCI_DEVICE_ID_INTEL_PM55 0x3b03
85#define PCI_DEVICE_ID_INTEL_H55 0x3b06
86#define PCI_DEVICE_ID_INTEL_QM57 0x3b07
87#define PCI_DEVICE_ID_INTEL_H57 0x3b08
88#define PCI_DEVICE_ID_INTEL_HM55 0x3b09
89#define PCI_DEVICE_ID_INTEL_Q57 0x3b0a
90#define PCI_DEVICE_ID_INTEL_HM57 0x3b0b
91#define PCI_DEVICE_ID_INTEL_3400_MOBILE_SFF 0x3b0d
92#define PCI_DEVICE_ID_INTEL_B55_A 0x3b0e
93#define PCI_DEVICE_ID_INTEL_QS57 0x3b0f
94#define PCI_DEVICE_ID_INTEL_3400 0x3b12
95#define PCI_DEVICE_ID_INTEL_3420 0x3b14
96#define PCI_DEVICE_ID_INTEL_3450 0x3b16
97#define PCI_DEVICE_ID_INTEL_B55_B 0x3b1e
Stefan Reinauer74cd56982010-06-01 10:04:28 +000098#define PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC 0x8119
Johanna Schanderd756c272019-12-29 14:31:01 +010099#define PCI_DEVICE_ID_INTEL_ICELAKE_LP_U 0x3482
Nico Huber76d60492013-03-29 17:57:15 +0100100#define PCI_DEVICE_ID_INTEL_Z68 0x1c44
101#define PCI_DEVICE_ID_INTEL_P67 0x1c46
102#define PCI_DEVICE_ID_INTEL_UM67 0x1c47
103#define PCI_DEVICE_ID_INTEL_HM65 0x1c49
104#define PCI_DEVICE_ID_INTEL_H67 0x1c4a
105#define PCI_DEVICE_ID_INTEL_HM67 0x1c4b
106#define PCI_DEVICE_ID_INTEL_Q65 0x1c4c
107#define PCI_DEVICE_ID_INTEL_QS67 0x1c4d
108#define PCI_DEVICE_ID_INTEL_Q67 0x1c4e
109#define PCI_DEVICE_ID_INTEL_QM67 0x1c4f
110#define PCI_DEVICE_ID_INTEL_B65 0x1c50
111#define PCI_DEVICE_ID_INTEL_C202 0x1c52
112#define PCI_DEVICE_ID_INTEL_C204 0x1c54
113#define PCI_DEVICE_ID_INTEL_C206 0x1c56
114#define PCI_DEVICE_ID_INTEL_H61 0x1c5c
115#define PCI_DEVICE_ID_INTEL_Z77 0x1e44
116#define PCI_DEVICE_ID_INTEL_Z75 0x1e46
117#define PCI_DEVICE_ID_INTEL_Q77 0x1e47
118#define PCI_DEVICE_ID_INTEL_Q75 0x1e48
119#define PCI_DEVICE_ID_INTEL_B75 0x1e49
120#define PCI_DEVICE_ID_INTEL_H77 0x1e4a
121#define PCI_DEVICE_ID_INTEL_C216 0x1e53
122#define PCI_DEVICE_ID_INTEL_QM77 0x1e55
123#define PCI_DEVICE_ID_INTEL_QS77 0x1e56
124#define PCI_DEVICE_ID_INTEL_HM77 0x1e57
125#define PCI_DEVICE_ID_INTEL_UM77 0x1e58
126#define PCI_DEVICE_ID_INTEL_HM76 0x1e59
127#define PCI_DEVICE_ID_INTEL_HM75 0x1e5d
128#define PCI_DEVICE_ID_INTEL_HM70 0x1e5e
129#define PCI_DEVICE_ID_INTEL_NM70 0x1e5f
Dennis Wassenbergae6685f2014-10-30 10:30:40 +0100130#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_FULL 0x9c41
131#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_PREM 0x9c43
132#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_BASE 0x9c45
Youness Alaoui1244a512017-04-13 13:22:33 -0400133#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_PREM 0x9cc3
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700134#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP 0x9cc5
135#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_SATA 0xa102
136#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_P2SB 0xa120
137#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_PRE 0xa141
138#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SATA 0x9d03
Felix Singer0a7543d2019-02-19 23:49:11 +0100139#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_PRE 0x9d41
140#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_BASE_SKL 0x9d43
141#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_PREM_SKL 0x9d46
142#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_PREM_SKL 0x9d48
143#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_BASE_KBL 0x9d53
144#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_PREM_KBL 0x9d56
145#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_PREM_KBL 0x9d58
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700146#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_IHDCP_BASE 0x9d50
147#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_IHDCP_PREM 0x9d4e
148#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_IHDCP_PREM 0x9d4b
Matt DeVillier3c784452019-06-11 23:23:46 -0500149#define PCI_DEVICE_ID_INTEL_CANNONPOINT_LP_U_PREM 0x9d84
Matt DeVillier62e883d2020-08-08 11:17:31 -0500150#define PCI_DEVICE_ID_INTEL_COMETPOINT_LP_U_PREM 0x0284
151#define PCI_DEVICE_ID_INTEL_COMETPOINT_LP_U_BASE 0x0285
Michał Żygowski8ac40f32021-07-09 16:00:16 +0200152#define PCI_DEVICE_ID_INTEL_TIGERPOINT_U_SUPER 0xa081
153#define PCI_DEVICE_ID_INTEL_TIGERPOINT_U_PREM 0xa082
154#define PCI_DEVICE_ID_INTEL_TIGERPOINT_U_BASE 0xa083
155#define PCI_DEVICE_ID_INTEL_TIGERPOINT_Y_SUPER 0xa086
156#define PCI_DEVICE_ID_INTEL_TIGERPOINT_Y_PREM 0xa087
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200157#define PCI_DEVICE_ID_INTEL_H110 0xa143
158#define PCI_DEVICE_ID_INTEL_H170 0xa144
159#define PCI_DEVICE_ID_INTEL_Z170 0xa145
160#define PCI_DEVICE_ID_INTEL_Q170 0xa146
161#define PCI_DEVICE_ID_INTEL_Q150 0xa147
162#define PCI_DEVICE_ID_INTEL_B150 0xa148
163#define PCI_DEVICE_ID_INTEL_C236 0xa149
164#define PCI_DEVICE_ID_INTEL_C232 0xa14a
165#define PCI_DEVICE_ID_INTEL_QM170 0xa14d
166#define PCI_DEVICE_ID_INTEL_HM170 0xa14e
Nico Hubered9c9ce2017-03-30 17:45:36 +0200167#define PCI_DEVICE_ID_INTEL_CM236 0xa150
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200168#define PCI_DEVICE_ID_INTEL_HM175 0xa152
169#define PCI_DEVICE_ID_INTEL_QM175 0xa153
170#define PCI_DEVICE_ID_INTEL_CM238 0xa154
Thomas Heijligen725369f2019-02-19 10:51:34 +0000171
Maxim Polyakovec32e612019-08-16 19:15:12 +0300172#define PCI_DEVICE_ID_INTEL_C621 0xa1c1
173#define PCI_DEVICE_ID_INTEL_C622 0xa1c2
174#define PCI_DEVICE_ID_INTEL_C624 0xa1c3
175#define PCI_DEVICE_ID_INTEL_C625 0xa1c4
176#define PCI_DEVICE_ID_INTEL_C626 0xa1c5
177#define PCI_DEVICE_ID_INTEL_C627 0xa1c6
178#define PCI_DEVICE_ID_INTEL_C628 0xa1c7
179#define PCI_DEVICE_ID_INTEL_C629 0xa1ca
Maxim Polyakovde7092b2020-07-17 00:19:41 +0300180#define PCI_DEVICE_ID_INTEL_C621A 0xa1cb
181#define PCI_DEVICE_ID_INTEL_C627A 0xa1cc
182#define PCI_DEVICE_ID_INTEL_C629A 0xa1cd
Maxim Polyakovec32e612019-08-16 19:15:12 +0300183#define PCI_DEVICE_ID_INTEL_C624_SUPER 0xa242
184#define PCI_DEVICE_ID_INTEL_C627_SUPER_1 0xa243
185#define PCI_DEVICE_ID_INTEL_C621_SUPER 0xa244
186#define PCI_DEVICE_ID_INTEL_C627_SUPER_2 0xa245
187#define PCI_DEVICE_ID_INTEL_C628_SUPER 0xa246
Maxim Polyakovde7092b2020-07-17 00:19:41 +0300188#define PCI_DEVICE_ID_INTEL_C621A_SUPER 0xa24a
189#define PCI_DEVICE_ID_INTEL_C627A_SUPER 0xa24b
190#define PCI_DEVICE_ID_INTEL_C629A_SUPER 0xa24c
Maxim Polyakovec32e612019-08-16 19:15:12 +0300191
Jonathan Zhang4caa05e2021-05-03 14:06:22 -0700192#define PCI_DEVICE_ID_INTEL_EBG 0x1b81
193
Timofey Komarov6c800822021-06-25 12:07:32 +0300194#define PCI_DEVICE_ID_INTEL_H270 0xa2c4
195#define PCI_DEVICE_ID_INTEL_Z270 0xa2c5
196#define PCI_DEVICE_ID_INTEL_Q270 0xa2c6
197#define PCI_DEVICE_ID_INTEL_Q250 0xa2c7
198#define PCI_DEVICE_ID_INTEL_B250 0xa2c8
199#define PCI_DEVICE_ID_INTEL_Z370 0xa2c9
200#define PCI_DEVICE_ID_INTEL_H310C 0xa2ca
201#define PCI_DEVICE_ID_INTEL_X299 0xa2d2
202
Thomas Heijligen725369f2019-02-19 10:51:34 +0000203#define PCI_DEVICE_ID_INTEL_H310 0xa303
204#define PCI_DEVICE_ID_INTEL_H370 0xa304
205#define PCI_DEVICE_ID_INTEL_Z390 0xa305
206#define PCI_DEVICE_ID_INTEL_Q370 0xa306
207#define PCI_DEVICE_ID_INTEL_B360 0xa308
208#define PCI_DEVICE_ID_INTEL_C246 0xa309
209#define PCI_DEVICE_ID_INTEL_C242 0xa30a
210#define PCI_DEVICE_ID_INTEL_QM370 0xa30c
211#define PCI_DEVICE_ID_INTEL_HM370 0xa30d
212#define PCI_DEVICE_ID_INTEL_CM246 0xa30e
213
Michał Żygowski8ac40f32021-07-09 16:00:16 +0200214#define PCI_DEVICE_ID_INTEL_Q570 0x4384
215#define PCI_DEVICE_ID_INTEL_Z590 0x4385
216#define PCI_DEVICE_ID_INTEL_H570 0x4386
217#define PCI_DEVICE_ID_INTEL_B560 0x4387
218#define PCI_DEVICE_ID_INTEL_H510 0x4388
219#define PCI_DEVICE_ID_INTEL_WM590 0x4389
220#define PCI_DEVICE_ID_INTEL_QM580 0x438a
221#define PCI_DEVICE_ID_INTEL_HM570 0x438b
222#define PCI_DEVICE_ID_INTEL_C252 0x438c
223#define PCI_DEVICE_ID_INTEL_C256 0x438d
224#define PCI_DEVICE_ID_INTEL_W580 0x438f
225
Michał Kopeć2d8edeb2022-04-05 10:40:03 +0200226#define PCI_DEVICE_ID_INTEL_H610 0x7a87
227#define PCI_DEVICE_ID_INTEL_B660 0x7a86
228#define PCI_DEVICE_ID_INTEL_H670 0x7a85
229#define PCI_DEVICE_ID_INTEL_Q670 0x7a83
230#define PCI_DEVICE_ID_INTEL_Z690 0x7a84
231#define PCI_DEVICE_ID_INTEL_W680 0x7a88
232#define PCI_DEVICE_ID_INTEL_W685 0x7a8a
233#define PCI_DEVICE_ID_INTEL_WM690 0x7a8d
234#define PCI_DEVICE_ID_INTEL_HM670 0x7a8c
235#define PCI_DEVICE_ID_INTEL_WM790 0x7a0d
236#define PCI_DEVICE_ID_INTEL_HM770 0x7a0c
237
Maciej Pijanka90d17402009-09-30 17:05:46 +0000238#define PCI_DEVICE_ID_INTEL_82810 0x7120
Stefan Tauner04c06002012-10-13 02:19:30 +0200239#define PCI_DEVICE_ID_INTEL_82810_DC 0x7122
240#define PCI_DEVICE_ID_INTEL_82810E_DC 0x7124
Stefan Reinauer04844812010-02-22 11:26:06 +0000241#define PCI_DEVICE_ID_INTEL_82830M 0x3575
Maciej Pijanka90d17402009-09-30 17:05:46 +0000242#define PCI_DEVICE_ID_INTEL_82845 0x1a30
Idwer Vollering312fc962010-12-17 22:34:58 +0000243#define PCI_DEVICE_ID_INTEL_82865 0x2570
Pat Erleyca3548e2010-04-21 06:23:19 +0000244#define PCI_DEVICE_ID_INTEL_82915 0x2580
Maciej Pijanka90d17402009-09-30 17:05:46 +0000245#define PCI_DEVICE_ID_INTEL_82945P 0x2770
246#define PCI_DEVICE_ID_INTEL_82945GM 0x27a0
Stefan Tauner04c06002012-10-13 02:19:30 +0200247#define PCI_DEVICE_ID_INTEL_82945GSE 0x27ac
Stefan Tauner1a00cf02012-10-13 06:23:52 +0200248#define PCI_DEVICE_ID_INTEL_82946 0x2970
Stefan Tauner04c06002012-10-13 02:19:30 +0200249#define PCI_DEVICE_ID_INTEL_82965PM 0x2a00
250#define PCI_DEVICE_ID_INTEL_82Q965 0x2990
Maciej Pijanka90d17402009-09-30 17:05:46 +0000251#define PCI_DEVICE_ID_INTEL_82975X 0x277c
Loïc Grenié8429de72009-11-02 15:01:49 +0000252#define PCI_DEVICE_ID_INTEL_82Q35 0x29b0
253#define PCI_DEVICE_ID_INTEL_82G33 0x29c0
254#define PCI_DEVICE_ID_INTEL_82Q33 0x29d0
Stefan Tauner04c06002012-10-13 02:19:30 +0200255#define PCI_DEVICE_ID_INTEL_82X38 0x29e0
Ruud Schrampbb41f502011-04-04 07:53:19 +0200256#define PCI_DEVICE_ID_INTEL_32X0 0x29f0
Damien Zammit9c986642015-08-17 21:04:41 +1000257#define PCI_DEVICE_ID_INTEL_82XX4X 0x2a40
258#define PCI_DEVICE_ID_INTEL_82Q45 0x2e10
259#define PCI_DEVICE_ID_INTEL_82G45 0x2e20
260#define PCI_DEVICE_ID_INTEL_82G41 0x2e30
261#define PCI_DEVICE_ID_INTEL_82B43 0x2e40
262#define PCI_DEVICE_ID_INTEL_82B43_2 0x2e90
263
qeedb775a622018-06-19 19:52:19 -0400264#define PCI_DEVICE_ID_INTEL_C8_MOBILE 0x8c41
265#define PCI_DEVICE_ID_INTEL_C8_DESKTOP 0x8c42
266#define PCI_DEVICE_ID_INTEL_Z87 0x8c44
267#define PCI_DEVICE_ID_INTEL_Z85 0x8c46
268#define PCI_DEVICE_ID_INTEL_HM86 0x8c49
269#define PCI_DEVICE_ID_INTEL_H87 0x8c4a
270#define PCI_DEVICE_ID_INTEL_HM87 0x8c4b
271#define PCI_DEVICE_ID_INTEL_Q85 0x8c4c
272#define PCI_DEVICE_ID_INTEL_Q87 0x8c4e
273#define PCI_DEVICE_ID_INTEL_QM87 0x8c4f
274#define PCI_DEVICE_ID_INTEL_B85 0x8c50
275#define PCI_DEVICE_ID_INTEL_C222 0x8c52
276#define PCI_DEVICE_ID_INTEL_C224 0x8c54
277#define PCI_DEVICE_ID_INTEL_C226 0x8c56
278#define PCI_DEVICE_ID_INTEL_H81 0x8c5c
279
Angel Ponsaa4cd732022-10-07 00:18:04 +0200280#define PCI_DEVICE_ID_INTEL_C9_MOBILE 0x8cc1
281#define PCI_DEVICE_ID_INTEL_C9_DESKTOP 0x8cc2
282#define PCI_DEVICE_ID_INTEL_HM97 0x8cc3
283#define PCI_DEVICE_ID_INTEL_Z97 0x8cc4
284#define PCI_DEVICE_ID_INTEL_H97 0x8cc6
285
Stefan Tauner04c06002012-10-13 02:19:30 +0200286#define PCI_DEVICE_ID_INTEL_82X58 0x3405
287#define PCI_DEVICE_ID_INTEL_SCH_POULSBO 0x8100
288#define PCI_DEVICE_ID_INTEL_ATOM_DXXX 0xa000
Sven Schnelle54a5aed2011-10-30 13:30:36 +0100289#define PCI_DEVICE_ID_INTEL_I63XX 0x2670
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100290
Sven Schnelle56dfc7c2012-07-05 22:53:57 +0200291#define PCI_DEVICE_ID_INTEL_I5000X 0x25c0
292#define PCI_DEVICE_ID_INTEL_I5000Z 0x25d0
293#define PCI_DEVICE_ID_INTEL_I5000V 0x25d4
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100294#define PCI_DEVICE_ID_INTEL_I5000P 0x25d8
295
Kacper Stojekfb9110b2022-08-17 10:28:20 +0200296#define PCI_DEVICE_ID_INTEL_ADL_P 0x5182
297#define PCI_DEVICE_ID_INTEL_ADL_M 0x5187
298#define PCI_DEVICE_ID_INTEL_RPL_P 0x519d
299
Kacper Stojek76d2b662022-10-17 14:30:24 +0200300#define PCI_DEVICE_ID_INTEL_EHL 0x4b00
301
Corey Osgood23d98c72010-07-29 19:25:31 +0000302/* untested, but almost identical to D-series */
Stefan Tauner04c06002012-10-13 02:19:30 +0200303#define PCI_DEVICE_ID_INTEL_ATOM_NXXX 0xa010
Maciej Pijanka90d17402009-09-30 17:05:46 +0000304
305#define PCI_DEVICE_ID_INTEL_82443LX 0x7180
Maciej Pijanka90d17402009-09-30 17:05:46 +0000306/* 82443BX has a different device ID if AGP is disabled (hardware-wise). */
307#define PCI_DEVICE_ID_INTEL_82443BX 0x7190
308#define PCI_DEVICE_ID_INTEL_82443BX_NO_AGP 0x7192
309
310/* 82371AB/EB/MB use the same device ID value. */
311#define PCI_DEVICE_ID_INTEL_82371XX 0x7110
Stefan Reinauer23190272008-08-20 13:41:24 +0000312
Martin Roth51dde6f2014-12-07 22:11:54 -0700313/* Bay Trail */
314#define PCI_DEVICE_ID_INTEL_BAYTRAIL 0x0f00 /* SOC Transaction Router */
315#define PCI_DEVICE_ID_INTEL_BAYTRAIL_LPC 0x0f1c
316#define PCI_DEVICE_ID_INTEL_BAYTRAIL_GFX 0x0f31
317#define CPUID_BAYTRAIL 0x30670
318
Nico Huber94473af2018-11-20 12:10:29 +0100319#define PCI_DEVICE_ID_INTEL_APL_LPC 0x5ae8
Thomas Heijligenda027192019-01-12 19:20:50 +0100320#define PCI_DEVICE_ID_INTEL_DNV_LPC 0x19dc
Sean Rhodes645dde72021-10-22 09:31:22 +0100321#define PCI_DEVICE_ID_INTEL_GLK_LPC 0x31E8
Nico Huber94473af2018-11-20 12:10:29 +0100322
Stefan Tauner04c06002012-10-13 02:19:30 +0200323/* Intel starts counting these generations with the integration of the DRAM controller */
Stefan Taunerdbc6fcd2013-06-20 18:05:06 +0200324#define PCI_DEVICE_ID_INTEL_CORE_0TH_GEN 0xd132 /* Nehalem */
Stefan Tauner04c06002012-10-13 02:19:30 +0200325#define PCI_DEVICE_ID_INTEL_CORE_1ST_GEN 0x0044 /* Westmere */
Felix Held0cc8f292014-11-05 03:18:44 +0100326#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_D 0x0100 /* Sandy Bridge (Desktop) */
327#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_M 0x0104 /* Sandy Bridge (Mobile) */
Felix Heldfac95e32014-11-09 00:11:28 +0100328#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_E3 0x0108 /* Sandy Bridge (Xeon E3) */
329#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_D 0x0150 /* Ivy Bridge (Desktop) */
330#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_M 0x0154 /* Ivy Bridge (Mobile) */
331#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_E3 0x0158 /* Ivy Bridge (Xeon E3 v2) */
332#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_015c 0x015c /* Ivy Bridge (?) */
333#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_D 0x0c00 /* Haswell (Desktop) */
334#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_M 0x0c04 /* Haswell (Mobile) */
335#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_E3 0x0c08 /* Haswell (Xeon E3 v3) */
Dennis Wassenbergae6685f2014-10-30 10:30:40 +0100336#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U 0x0a04 /* Haswell-ULT */
Matt DeVillier5b667df2015-05-14 21:58:33 -0500337#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U 0x1604 /* Broadwell-ULT */
Angel Ponsf007ab72022-10-07 00:25:33 +0200338#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_D 0x1610 /* Broadwell (Desktop) */
339#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_M 0x1614 /* Broadwell (Mobile) */
Nico Huber54fe32f2017-10-03 16:03:07 +0200340#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D2 0x190f /* Skylake (Desktop) */
Michael Niewöhner0d1366d2020-03-14 22:39:30 +0100341#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_U 0x1904 /* Skylake (Mobile) */
342#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_Y 0x190c /* Skylake (Mobile) */
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200343#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M 0x1910 /* Skylake (Mobile) */
Christoph Pomaska48ac29e2018-01-01 01:48:21 +0100344#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST 0x1918 /* Skylake (Workstation) */
345#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D 0x191f /* Skylake (Desktop) */
Maxim Polyakov13176892019-08-27 18:20:08 +0300346#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_E 0x2020 /* Skylake-E (Server) */
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700347#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_U 0x5904 /* Kabylake (Mobile) */
348#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_Y 0x590C /* Kabylake (Mobile) */
349#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_U_Q 0x5914 /* Kabylake (Mobile) */
Christian Walter9a8c5e72019-05-06 17:50:57 +0200350#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_E3 0x5918 /* Kabylake Xeon E3 */
Matt DeVillier3c784452019-06-11 23:23:46 -0500351#define PCI_DEVICE_ID_INTEL_CORE_8TH_GEN_U_1 0x3ed0 /* Coffeelake (Mobile) */
352#define PCI_DEVICE_ID_INTEL_CORE_8TH_GEN_U_2 0x3e34 /* Whiskeylake (Mobile) */
Johanna Schanderd756c272019-12-29 14:31:01 +0100353#define PCI_DEVICE_ID_INTEL_CORE_10TH_GEN_U 0x8a12 /* Icelake U */
Matt DeVillier62e883d2020-08-08 11:17:31 -0500354#define PCI_DEVICE_ID_INTEL_CORE_CML_U1 0x9b51 /* Cometlake U (Mobile) */
355#define PCI_DEVICE_ID_INTEL_CORE_CML_U2 0x9b61 /* Cometlake U (Mobile) */
356#define PCI_DEVICE_ID_INTEL_CORE_CML_U3 0x9b71 /* Cometlake U (Mobile) */
Michał Żygowski8ac40f32021-07-09 16:00:16 +0200357#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_U_2 0x9a04 /* Tigerlake UP3 2 Cores */
358#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_U_4 0x9a14 /* Tigerlake UP3 4 Cores */
359#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_Y_2 0x9a02 /* Tigerlake UP4 2 Cores */
360#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_Y_4 0x9a12 /* Tigerlake UP4 4 Cores */
361#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_H_4 0x9a16 /* Tigerlake H 4 Cores */
362#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_H_6 0x9a26 /* Tigerlake H 6 Cores */
363#define PCI_DEVICE_ID_INTEL_CORE_TGL_ID_H_8 0x9a36 /* Tigerlake H 8 Cores */
Stefan Reinauer91893ee2020-10-23 01:40:41 +0000364#define PCI_DEVICE_ID_INTEL_HEWITTLAKE 0x6f00 /* Hewitt Lake */
Jonathan Zhangb18e1942021-05-03 13:12:23 -0700365#define PCI_DEVICE_ID_INTEL_SAPPHIRERAPIDS_SP 0x09a2 /* Sapphire Rapids SP */
Michał Kopeć2d8edeb2022-04-05 10:40:03 +0200366#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_S_8_8 0x4660 /* Alderlake S LGA 8+8 */
367#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_S_8_4 0x4668 /* Alderlake S LGA 8+4 */
368#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_S_6_4 0x4648 /* Alderlake S LGA 6+4 */
369#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_S_8_0 0x4670 /* Alderlake S LGA 8+0 */
370#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_S_6_0 0x4650 /* Alderlake S LGA 6+0 */
371#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_HX_8_8 0x4637 /* Alderlake HX 8+8 */
372#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_HX_6_8 0x463B /* Alderlake HX 6+8 */
373#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_HX_4_8 0x4623 /* Alderlake HX 4+8 */
Kacper Stojekfb9110b2022-08-17 10:28:20 +0200374#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_P_6_8 0x4641 /* Alderlake P 6+8 */
375#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_P_4_8 0x4621 /* Alderlake P 4+8 */
376#define PCI_DEVICE_ID_INTEL_CORE_ADL_ID_P_2_8 0x4601 /* Alderlake P 2+8 */
Anton Kochkovc7fc4422012-07-21 06:36:47 +0400377
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100378/* Intel GPUs */
379#define PCI_DEVICE_ID_INTEL_G35_EXPRESS 0x2982
380#define PCI_DEVICE_ID_INTEL_G35_EXPRESS_1 0x2983
381#define PCI_DEVICE_ID_INTEL_965_EXPRESS 0x2a02
382#define PCI_DEVICE_ID_INTEL_965_EXPRESS_1 0x2a03
383#define PCI_DEVICE_ID_INTEL_965_EXPRESS_2 0x2a12
384#define PCI_DEVICE_ID_INTEL_965_EXPRESS_3 0x2a13
385#define PCI_DEVICE_ID_INTEL_4_SERIES 0x2a42
386#define PCI_DEVICE_ID_INTEL_4_SERIES_1 0x2a43
387#define PCI_DEVICE_ID_INTEL_G45 0x2e22
388#define PCI_DEVICE_ID_INTEL_G45_1 0x2e23
389#define PCI_DEVICE_ID_INTEL_Q45 0x2e12
390#define PCI_DEVICE_ID_INTEL_Q45_1 0x2e13
391#define PCI_DEVICE_ID_INTEL_G41 0x2e32
392#define PCI_DEVICE_ID_INTEL_G41_1 0x2e33
393#define PCI_DEVICE_ID_INTEL_B43 0x2e42
394#define PCI_DEVICE_ID_INTEL_B43_1 0x2e43
395#define PCI_DEVICE_ID_INTEL_B43_2 0x2e92
396#define PCI_DEVICE_ID_INTEL_B43_3 0x2e93
397#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS 0x0046
398#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS_1 0x0042
399#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS_2 0x0106
400#define PCI_DEVICE_ID_INTEL_HD_2000 0x0102
401#define PCI_DEVICE_ID_INTEL_HD_2000_1 0x0106
402#define PCI_DEVICE_ID_INTEL_HD_3000 0x0116
403#define PCI_DEVICE_ID_INTEL_HD_3000_1 0x0112
404#define PCI_DEVICE_ID_INTEL_HD_3000_2 0x0116
405#define PCI_DEVICE_ID_INTEL_HD_3000_3 0x0122
406#define PCI_DEVICE_ID_INTEL_HD_3000_4 0x0126
407#define PCI_DEVICE_ID_INTEL_HD_3000_5 0x0116
408#define PCI_DEVICE_ID_INTEL_HD_2500 0x0152
409#define PCI_DEVICE_ID_INTEL_HD_2500_1 0x0156
410#define PCI_DEVICE_ID_INTEL_HD_2500_2 0x015A
411#define PCI_DEVICE_ID_INTEL_HD_4000 0x0162
412#define PCI_DEVICE_ID_INTEL_HD_4000_1 0x0166
413#define PCI_DEVICE_ID_INTEL_HD_4000_2 0x016A
414#define PCI_DEVICE_ID_INTEL_HD_4600 0x0412
415#define PCI_DEVICE_ID_INTEL_HD_4600_1 0x0416
Sellerie409a5dc2019-07-26 15:09:18 +0200416#define PCI_DEVICE_ID_INTEL_HD_4400 0x041E
Arashk Mahshidfare607ddc2022-05-20 11:20:21 +0430417#define PCI_DEVICE_ID_INTEL_HD_4400_1 0x0A16
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100418#define PCI_DEVICE_ID_INTEL_HD_5000 0x0422
419#define PCI_DEVICE_ID_INTEL_HD_5000_1 0x0426
420#define PCI_DEVICE_ID_INTEL_HD_5000_2 0x042A
Felix Singer24b000a2019-01-02 14:44:54 +0100421#define PCI_DEVICE_ID_INTEL_HD_510 0x1902
422#define PCI_DEVICE_ID_INTEL_HD_515 0x191E
423#define PCI_DEVICE_ID_INTEL_HD_520 0x1916
424#define PCI_DEVICE_ID_INTEL_HD_530_1 0x191B
425#define PCI_DEVICE_ID_INTEL_HD_530_2 0x1912
426#define PCI_DEVICE_ID_INTEL_UHD_615_1 0x591C
427#define PCI_DEVICE_ID_INTEL_UHD_615_2 0x591E
428#define PCI_DEVICE_ID_INTEL_UHD_617 0x87C0
429#define PCI_DEVICE_ID_INTEL_UHD_620_1 0x5917
430#define PCI_DEVICE_ID_INTEL_UHD_620_2 0x3EA0
431#define PCI_DEVICE_ID_INTEL_UHD_620_3 0x5916
432#define PCI_DEVICE_ID_INTEL_UHD_630_1 0x3E92
433#define PCI_DEVICE_ID_INTEL_UHD_630_2 0x3E9B
434#define PCI_DEVICE_ID_INTEL_UHD_630_3 0x3E91
435#define PCI_DEVICE_ID_INTEL_UHD_630_4 0x5912
436#define PCI_DEVICE_ID_INTEL_UHD_630_5 0x591B
437#define PCI_DEVICE_ID_INTEL_UHD_630_6 0x5902
438#define PCI_DEVICE_ID_INTEL_UHD_630_7 0x3E98
439#define PCI_DEVICE_ID_INTEL_UHD_640 0x5926
440#define PCI_DEVICE_ID_INTEL_IRIS_540 0x1926
441#define PCI_DEVICE_ID_INTEL_IRIS_550 0x1927
442#define PCI_DEVICE_ID_INTEL_IRIS_PRO_580 0x193B
443#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_650 0x5927
444#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_655 0x3EA5
Johanna Schanderd756c272019-12-29 14:31:01 +0100445#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_G7 0x8A52
Matt DeVillier62e883d2020-08-08 11:17:31 -0500446#define PCI_DEVICE_ID_INTEL_UHD_GRAPHICS 0x9b41
Michał Żygowski8ac40f32021-07-09 16:00:16 +0200447#define PCI_DEVICE_ID_INTEL_TGL_GT2_Y 0x9A40
448#define PCI_DEVICE_ID_INTEL_TGL_GT2_UY 0x9A49
449#define PCI_DEVICE_ID_INTEL_TGL_GT1 0x9A60
450#define PCI_DEVICE_ID_INTEL_TGL_GT1_2 0x9A68
451#define PCI_DEVICE_ID_INTEL_TGL_GT2_ULT_1 0x9A78
452#define PCI_DEVICE_ID_INTEL_TGL_GT2_ULT_2 0x9A70
Michał Kopeć2d8edeb2022-04-05 10:40:03 +0200453#define PCI_DEVICE_ID_INTEL_ADL_S_GT1 0x4680
454#define PCI_DEVICE_ID_INTEL_ADL_S_GT1_2 0x4682
455#define PCI_DEVICE_ID_INTEL_ADL_S_GT1_3 0x4690
456#define PCI_DEVICE_ID_INTEL_ADL_S_GT1_4 0x4692
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100457
Idwer Vollering3f91d812010-10-24 13:50:13 +0000458#if !defined(__DARWIN__) && !defined(__FreeBSD__)
Stefan Reinauer23190272008-08-20 13:41:24 +0000459typedef struct { uint32_t hi, lo; } msr_t;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000460#endif
Idwer Vollering3f91d812010-10-24 13:50:13 +0000461#if defined (__FreeBSD__)
462/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
463#undef rdmsr
464#undef wrmsr
465#define rdmsr freebsd_rdmsr
466#define wrmsr freebsd_wrmsr
467typedef struct { uint32_t hi, lo; } msr_t;
Idwer Vollering3f91d812010-10-24 13:50:13 +0000468#endif
Stefan Reinauer23190272008-08-20 13:41:24 +0000469typedef struct { uint16_t addr; int size; char *name; } io_register_t;
Pratik Prajapati91664d42017-07-24 13:53:26 -0700470typedef struct {
471 uint32_t eax;
472 uint32_t ebx;
473 uint32_t ecx;
474 uint32_t edx;
475} cpuid_result_t;
Stefan Reinauer23190272008-08-20 13:41:24 +0000476
Stefan Reinauercff573d2011-03-18 22:08:39 +0000477void *map_physical(uint64_t phys_addr, size_t len);
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000478void unmap_physical(void *virt_addr, size_t len);
Stefan Reinauer23190272008-08-20 13:41:24 +0000479
480unsigned int cpuid(unsigned int op);
Maxim Polyakovd8163ed2019-10-09 18:35:23 +0300481int print_intel_msrs(unsigned int range_start, unsigned int range_end);
Vladimir Serbinenkofb69a692015-10-10 13:20:32 +0200482int print_mchbar(struct pci_dev *nb, struct pci_access *pacc, const char *dump_spd_file);
Tobias Diedrich3645e612010-11-27 14:44:19 +0000483int print_pmbase(struct pci_dev *sb, struct pci_access *pacc);
Michael Niewöhner9952e722020-03-13 22:22:26 +0100484int print_lpc(struct pci_dev *sb, struct pci_access *pacc);
Stefan Reinauer23190272008-08-20 13:41:24 +0000485int print_rcba(struct pci_dev *sb);
Iru Caiab5cac22019-07-14 23:04:05 +0800486void print_iobp(struct pci_dev *sb, volatile uint8_t *rcba);
Nico Huber09dcbf02013-04-01 15:08:04 +0200487int print_gpios(struct pci_dev *sb, int show_all, int show_diffs);
Johanna Schandere32ded82020-01-29 10:08:17 +0100488const struct gpio_community *const *get_gpio_communities(struct pci_dev *const sb,
489 size_t* community_count,
490 size_t* pad_stepping);
Nico Huber18980232017-04-07 12:26:07 +0200491void print_gpio_groups(struct pci_dev *sb);
Stefan Reinauer23190272008-08-20 13:41:24 +0000492int print_epbar(struct pci_dev *nb);
493int print_dmibar(struct pci_dev *nb);
494int print_pciexbar(struct pci_dev *nb);
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100495int print_ambs(struct pci_dev *nb, struct pci_access *pacc);
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100496int print_spi(struct pci_dev *sb);
Vladimir Serbinenko188aec02015-05-20 14:04:41 +0200497int print_gfx(struct pci_dev *gfx);
Iru Cai904538b2016-06-08 22:39:22 +0800498int print_ahci(struct pci_dev *ahci);
Pratik Prajapati91664d42017-07-24 13:53:26 -0700499int print_sgx(void);
Pratik Prajapati1e678162020-09-03 11:28:19 -0700500void print_tme(void);
Vladimir Serbinenkofb69a692015-10-10 13:20:32 +0200501void ivybridge_dump_timings(const char *dump_spd_file);
Nico Huber99b02a12017-04-05 17:39:57 +0200502
503#endif