Angel Pons | 32859fc | 2020-04-02 23:48:27 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 2 | |
| 3 | #ifndef SPD_BIN_H |
| 4 | #define SPD_BIN_H |
| 5 | |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 6 | #include <stdint.h> |
| 7 | #include <commonlib/region.h> |
| 8 | |
| 9 | #define SPD_PAGE_LEN 256 |
| 10 | #define SPD_PAGE_LEN_DDR4 512 |
| 11 | #define SPD_PAGE_0 (0x6C >> 1) |
| 12 | #define SPD_PAGE_1 (0x6E >> 1) |
| 13 | #define SPD_DRAM_TYPE 2 |
| 14 | #define SPD_DRAM_DDR3 0x0B |
| 15 | #define SPD_DRAM_LPDDR3_INTEL 0xF1 |
| 16 | #define SPD_DRAM_LPDDR3_JEDEC 0x0F |
| 17 | #define SPD_DRAM_DDR4 0x0C |
Eric Lai | d0ee870 | 2020-03-06 21:18:30 +0800 | [diff] [blame] | 18 | #define SPD_DRAM_LPDDR4 0x10 |
Eric Lai | cb1e386 | 2020-03-13 17:16:20 +0800 | [diff] [blame] | 19 | #define SPD_DRAM_LPDDR4X 0x11 |
| 20 | #define SPD_DRAM_DDR5 0x12 |
| 21 | #define SPD_DRAM_LPDDR5 0x13 |
Subrata Banik | ca971d1 | 2022-11-04 18:33:37 +0530 | [diff] [blame] | 22 | #define SPD_DRAM_LPDDR5X 0x15 |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 23 | #define SPD_DENSITY_BANKS 4 |
| 24 | #define SPD_ADDRESSING 5 |
Jamie Chen | 7adcfde | 2020-04-16 01:20:29 +0800 | [diff] [blame] | 25 | #define SPD_SN_LEN 4 |
Eric Lai | aa8d772 | 2019-09-02 15:01:56 +0800 | [diff] [blame] | 26 | #define DDR3_ORGANIZATION 7 |
| 27 | #define DDR3_BUS_DEV_WIDTH 8 |
| 28 | #define DDR4_ORGANIZATION 12 |
| 29 | #define DDR4_BUS_DEV_WIDTH 13 |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 30 | #define DDR3_SPD_PART_OFF 128 |
| 31 | #define DDR3_SPD_PART_LEN 18 |
Jamie Chen | 7adcfde | 2020-04-16 01:20:29 +0800 | [diff] [blame] | 32 | #define DDR3_SPD_SN_OFF 122 |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 33 | #define LPDDR3_SPD_PART_OFF 128 |
| 34 | #define LPDDR3_SPD_PART_LEN 18 |
| 35 | #define DDR4_SPD_PART_OFF 329 |
| 36 | #define DDR4_SPD_PART_LEN 20 |
Jamie Chen | 7adcfde | 2020-04-16 01:20:29 +0800 | [diff] [blame] | 37 | #define DDR4_SPD_SN_OFF 325 |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 38 | |
| 39 | struct spd_block { |
Nico Huber | 5f9c673 | 2017-06-28 16:42:51 +0200 | [diff] [blame] | 40 | u8 addr_map[CONFIG_DIMM_MAX]; /* 7 bit I2C addresses */ |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 41 | u8 *spd_array[CONFIG_DIMM_MAX]; |
| 42 | /* Length of each dimm */ |
| 43 | u16 len; |
| 44 | }; |
| 45 | |
| 46 | void print_spd_info(uint8_t spd[]); |
Julius Werner | a9b44f4 | 2021-02-05 17:27:45 -0800 | [diff] [blame] | 47 | uintptr_t spd_cbfs_map(u8 spd_index); |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 48 | void dump_spd_info(struct spd_block *blk); |
| 49 | void get_spd_smbus(struct spd_block *blk); |
| 50 | |
Jamie Chen | 7adcfde | 2020-04-16 01:20:29 +0800 | [diff] [blame] | 51 | /* |
| 52 | * get_spd_sn returns the SODIMM serial number. It only supports DDR3 and DDR4. |
| 53 | * return CB_SUCCESS, sn is the serial number and sn=0xffffffff if the dimm is not present. |
| 54 | * return CB_ERR, if dram_type is not supported or addr is a zero. |
| 55 | */ |
| 56 | enum cb_err get_spd_sn(u8 addr, u32 *sn); |
| 57 | |
Patrick Georgi | 0e3c59e | 2017-01-28 15:59:25 +0100 | [diff] [blame] | 58 | /* expects SPD size to be 128 bytes, reads from "spd.bin" in CBFS and |
| 59 | verifies the checksum. Only available if CONFIG_DIMM_SPD_SIZE == 128. */ |
| 60 | int read_ddr3_spd_from_cbfs(u8 *buf, int idx); |
Naresh G Solanki | 335781a | 2016-10-26 19:43:14 +0530 | [diff] [blame] | 61 | #endif |