blob: e005ccbad96ba15a1897aa795e3133d99d6cb90f [file] [log] [blame]
Angel Pons118a9c72020-04-02 23:48:34 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Naresh G Solanki335781a2016-10-26 19:43:14 +05302
Naresh G Solanki335781a2016-10-26 19:43:14 +05303#include <cbfs.h>
4#include <console/console.h>
Nick Vaccaro53b99a82020-10-01 00:37:38 -07005#include <memory_info.h>
Naresh G Solanki335781a2016-10-26 19:43:14 +05306#include <spd_bin.h>
7#include <string.h>
Patrick Georgi0e3c59e2017-01-28 15:59:25 +01008#include <device/dram/ddr3.h>
Naresh G Solanki335781a2016-10-26 19:43:14 +05309
Naresh G Solanki335781a2016-10-26 19:43:14 +053010void dump_spd_info(struct spd_block *blk)
11{
12 u8 i;
13
14 for (i = 0; i < CONFIG_DIMM_MAX; i++)
15 if (blk->spd_array[i] != NULL && blk->spd_array[i][0] != 0) {
Furquan Shaikha26f9da2017-06-08 13:28:59 -070016 printk(BIOS_DEBUG, "SPD @ 0x%02X\n", blk->addr_map[i]);
Naresh G Solanki335781a2016-10-26 19:43:14 +053017 print_spd_info(blk->spd_array[i]);
18 }
19}
20
Nick Vaccaro53b99a82020-10-01 00:37:38 -070021const char * __weak mainboard_get_dram_part_num(void)
22{
23 /* Default weak implementation, no need to override part number. */
24 return NULL;
25}
26
Eric Lai8fb7cd42020-03-07 13:55:33 +080027static bool use_ddr4_params(int dram_type)
Naresh G Solanki335781a2016-10-26 19:43:14 +053028{
Eric Lai8fb7cd42020-03-07 13:55:33 +080029 switch (dram_type) {
30 case SPD_DRAM_DDR3:
31 case SPD_DRAM_LPDDR3_INTEL:
32 return false;
Eric Laicb1e3862020-03-13 17:16:20 +080033 /* Below DDR type share the same attributes */
Eric Lai8fb7cd42020-03-07 13:55:33 +080034 case SPD_DRAM_LPDDR3_JEDEC:
35 case SPD_DRAM_DDR4:
Subrata Banik02bec2b2021-02-15 21:42:38 +053036 case SPD_DRAM_DDR5:
Scott Chaoea99f0d2022-04-18 10:40:18 +080037 case SPD_DRAM_LPDDR5:
Eric Lai8fb7cd42020-03-07 13:55:33 +080038 case SPD_DRAM_LPDDR4:
Eric Laicb1e3862020-03-13 17:16:20 +080039 case SPD_DRAM_LPDDR4X:
Eric Lai8fb7cd42020-03-07 13:55:33 +080040 return true;
41 default:
Eric Lai586be052022-04-22 13:44:18 +080042 printk(BIOS_NOTICE, "Defaulting to using DDR4 params. Please add dram_type check for %d to %s\n",
Eric Lai8fb7cd42020-03-07 13:55:33 +080043 dram_type, __func__);
44 return true;
45 }
Eric Laiaa8d7722019-09-02 15:01:56 +080046}
Naresh G Solanki335781a2016-10-26 19:43:14 +053047
Eric Laiaa8d7722019-09-02 15:01:56 +080048static const char *spd_get_module_type_string(int dram_type)
49{
50 switch (dram_type) {
Naresh G Solanki335781a2016-10-26 19:43:14 +053051 case SPD_DRAM_DDR3:
Eric Laiaa8d7722019-09-02 15:01:56 +080052 return "DDR3";
53 case SPD_DRAM_LPDDR3_INTEL:
54 case SPD_DRAM_LPDDR3_JEDEC:
55 return "LPDDR3";
56 case SPD_DRAM_DDR4:
57 return "DDR4";
Eric Laid0ee8702020-03-06 21:18:30 +080058 case SPD_DRAM_LPDDR4:
59 return "LPDDR4";
Eric Laicb1e3862020-03-13 17:16:20 +080060 case SPD_DRAM_LPDDR4X:
61 return "LPDDR4X";
62 case SPD_DRAM_DDR5:
63 return "DDR5";
64 case SPD_DRAM_LPDDR5:
65 return "LPDDR5";
Subrata Banikca971d12022-11-04 18:33:37 +053066 case SPD_DRAM_LPDDR5X:
67 return "LPDDR5X";
Eric Laiaa8d7722019-09-02 15:01:56 +080068 }
69 return "UNKNOWN";
70}
71
72static int spd_get_banks(const uint8_t spd[], int dram_type)
73{
74 static const int ddr3_banks[4] = { 8, 16, 32, 64 };
75 static const int ddr4_banks[10] = { 4, 8, -1, -1, 8, 16, -1, -1, 16, 32 };
76 int index = (spd[SPD_DENSITY_BANKS] >> 4) & 0xf;
Eric Lai4d5fd772020-03-13 17:21:59 +080077
78 if (use_ddr4_params(dram_type)) {
Eric Laiaa8d7722019-09-02 15:01:56 +080079 if (index >= ARRAY_SIZE(ddr4_banks))
80 return -1;
81 return ddr4_banks[index];
Eric Lai4d5fd772020-03-13 17:21:59 +080082 } else {
83 if (index >= ARRAY_SIZE(ddr3_banks))
84 return -1;
85 return ddr3_banks[index];
Eric Laiaa8d7722019-09-02 15:01:56 +080086 }
87}
88
89static int spd_get_capmb(const uint8_t spd[])
90{
Eric Laid0ee8702020-03-06 21:18:30 +080091 static const int spd_capmb[13] = { 1, 2, 4, 8, 16, 32, 64,
92 128, 48, 96, 12, 24, 72 };
Eric Laiaa8d7722019-09-02 15:01:56 +080093 int index = spd[SPD_DENSITY_BANKS] & 0xf;
94 if (index >= ARRAY_SIZE(spd_capmb))
95 return -1;
96 return spd_capmb[index] * 256;
97}
98
99static int spd_get_rows(const uint8_t spd[])
100{
101 static const int spd_rows[7] = { 12, 13, 14, 15, 16, 17, 18 };
102 int index = (spd[SPD_ADDRESSING] >> 3) & 7;
103 if (index >= ARRAY_SIZE(spd_rows))
104 return -1;
105 return spd_rows[index];
106}
107
108static int spd_get_cols(const uint8_t spd[])
109{
110 static const int spd_cols[4] = { 9, 10, 11, 12 };
111 int index = spd[SPD_ADDRESSING] & 7;
112 if (index >= ARRAY_SIZE(spd_cols))
113 return -1;
114 return spd_cols[index];
115}
116
117static int spd_get_ranks(const uint8_t spd[], int dram_type)
118{
119 static const int spd_ranks[8] = { 1, 2, 3, 4, 5, 6, 7, 8 };
Eric Lai8fb7cd42020-03-07 13:55:33 +0800120 int organ_offset = use_ddr4_params(dram_type) ? DDR4_ORGANIZATION
121 : DDR3_ORGANIZATION;
Eric Laiaa8d7722019-09-02 15:01:56 +0800122 int index = (spd[organ_offset] >> 3) & 7;
123 if (index >= ARRAY_SIZE(spd_ranks))
124 return -1;
125 return spd_ranks[index];
126}
127
128static int spd_get_devw(const uint8_t spd[], int dram_type)
129{
130 static const int spd_devw[4] = { 4, 8, 16, 32 };
Eric Lai8fb7cd42020-03-07 13:55:33 +0800131 int organ_offset = use_ddr4_params(dram_type) ? DDR4_ORGANIZATION
132 : DDR3_ORGANIZATION;
Eric Laiaa8d7722019-09-02 15:01:56 +0800133 int index = spd[organ_offset] & 7;
134 if (index >= ARRAY_SIZE(spd_devw))
135 return -1;
136 return spd_devw[index];
137}
138
139static int spd_get_busw(const uint8_t spd[], int dram_type)
140{
141 static const int spd_busw[4] = { 8, 16, 32, 64 };
Eric Lai8fb7cd42020-03-07 13:55:33 +0800142 int busw_offset = use_ddr4_params(dram_type) ? DDR4_BUS_DEV_WIDTH
143 : DDR3_BUS_DEV_WIDTH;
Eric Laiaa8d7722019-09-02 15:01:56 +0800144 int index = spd[busw_offset] & 7;
145 if (index >= ARRAY_SIZE(spd_busw))
146 return -1;
147 return spd_busw[index];
148}
149
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700150static void spd_get_name(const uint8_t spd[], int type, const char **spd_name, size_t *len)
Eric Laiaa8d7722019-09-02 15:01:56 +0800151{
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700152 *spd_name = mainboard_get_dram_part_num();
153 if (*spd_name != NULL) {
154 *len = strlen(*spd_name);
155 return;
156 }
157
158 switch (type) {
Eric Laiaa8d7722019-09-02 15:01:56 +0800159 case SPD_DRAM_DDR3:
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700160 *spd_name = (const char *) &spd[DDR3_SPD_PART_OFF];
161 *len = DDR3_SPD_PART_LEN;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530162 break;
163 case SPD_DRAM_LPDDR3_INTEL:
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700164 *spd_name = (const char *) &spd[LPDDR3_SPD_PART_OFF];
165 *len = LPDDR3_SPD_PART_LEN;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530166 break;
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700167 /* LPDDR3, LPDDR4 and DDR4 have same part number offset and length */
Eric Lai8fb7cd42020-03-07 13:55:33 +0800168 case SPD_DRAM_LPDDR3_JEDEC:
Naresh G Solanki335781a2016-10-26 19:43:14 +0530169 case SPD_DRAM_DDR4:
Subrata Banik02bec2b2021-02-15 21:42:38 +0530170 case SPD_DRAM_DDR5:
Scott Chaoea99f0d2022-04-18 10:40:18 +0800171 case SPD_DRAM_LPDDR5:
Eric Laid0ee8702020-03-06 21:18:30 +0800172 case SPD_DRAM_LPDDR4:
Nick Vaccarodfcd7392020-09-30 16:37:01 -0700173 case SPD_DRAM_LPDDR4X:
Werner Zeh9b565de2022-03-09 08:17:54 +0100174 if (spd[DDR4_SPD_PART_OFF]) {
175 *spd_name = (const char *) &spd[DDR4_SPD_PART_OFF];
176 *len = DDR4_SPD_PART_LEN;
177 }
Naresh G Solanki335781a2016-10-26 19:43:14 +0530178 break;
179 default:
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700180 *len = 0;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530181 break;
182 }
Eric Laiaa8d7722019-09-02 15:01:56 +0800183}
184
185void print_spd_info(uint8_t spd[])
186{
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700187 const char *nameptr = NULL;
188 size_t len;
Eric Laiaa8d7722019-09-02 15:01:56 +0800189 int type = spd[SPD_DRAM_TYPE];
190 int banks = spd_get_banks(spd, type);
191 int capmb = spd_get_capmb(spd);
192 int rows = spd_get_rows(spd);
193 int cols = spd_get_cols(spd);
194 int ranks = spd_get_ranks(spd, type);
195 int devw = spd_get_devw(spd, type);
196 int busw = spd_get_busw(spd, type);
197
198 /* Module type */
199 printk(BIOS_INFO, "SPD: module type is %s\n",
200 spd_get_module_type_string(type));
201 /* Module Part Number */
Nick Vaccaro88d4e822020-09-16 17:08:00 -0700202 spd_get_name(spd, type, &nameptr, &len);
203 if (nameptr)
204 printk(BIOS_INFO, "SPD: module part number is %.*s\n", (int) len, nameptr);
Naresh G Solanki335781a2016-10-26 19:43:14 +0530205
206 printk(BIOS_INFO,
207 "SPD: banks %d, ranks %d, rows %d, columns %d, density %d Mb\n",
208 banks, ranks, rows, cols, capmb);
209 printk(BIOS_INFO, "SPD: device width %d bits, bus width %d bits\n",
210 devw, busw);
211
212 if (capmb > 0 && busw > 0 && devw > 0 && ranks > 0) {
213 /* SIZE = DENSITY / 8 * BUS_WIDTH / SDRAM_WIDTH * RANKS */
214 printk(BIOS_INFO, "SPD: module size is %u MB (per channel)\n",
215 capmb / 8 * busw / devw * ranks);
216 }
217}
218
Julius Wernera9b44f42021-02-05 17:27:45 -0800219uintptr_t spd_cbfs_map(u8 spd_index)
Naresh G Solanki335781a2016-10-26 19:43:14 +0530220{
Julius Wernera9b44f42021-02-05 17:27:45 -0800221 enum cbfs_type cbfs_type = CBFS_TYPE_SPD;
222 size_t size;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530223
Julius Wernera9b44f42021-02-05 17:27:45 -0800224 void *map = cbfs_type_map("spd.bin", &size, &cbfs_type);
225 if (!map || size < (spd_index + 1) * CONFIG_DIMM_SPD_SIZE)
226 return 0;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530227
Julius Wernera9b44f42021-02-05 17:27:45 -0800228 return (uintptr_t)map + spd_index * CONFIG_DIMM_SPD_SIZE;
Naresh G Solanki335781a2016-10-26 19:43:14 +0530229}
230
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100231#if CONFIG_DIMM_SPD_SIZE == 128
232int read_ddr3_spd_from_cbfs(u8 *buf, int idx)
233{
234 const int SPD_CRC_HI = 127;
235 const int SPD_CRC_LO = 126;
236
Julius Werner834b3ec2020-03-04 16:52:08 -0800237 char *spd_file;
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100238 size_t spd_file_len = 0;
239 size_t min_len = (idx + 1) * CONFIG_DIMM_SPD_SIZE;
240
Julius Werner834b3ec2020-03-04 16:52:08 -0800241 spd_file = cbfs_map("spd.bin", &spd_file_len);
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100242 if (!spd_file)
243 printk(BIOS_EMERG, "file [spd.bin] not found in CBFS");
244 if (spd_file_len < min_len)
245 printk(BIOS_EMERG, "Missing SPD data.");
246 if (!spd_file || spd_file_len < min_len)
247 return -1;
248
Lee Leahy73402172017-03-10 15:23:24 -0800249 memcpy(buf, spd_file + (idx * CONFIG_DIMM_SPD_SIZE),
250 CONFIG_DIMM_SPD_SIZE);
Julius Werner834b3ec2020-03-04 16:52:08 -0800251 cbfs_unmap(spd_file);
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100252
253 u16 crc = spd_ddr3_calc_crc(buf, CONFIG_DIMM_SPD_SIZE);
254
255 if (((buf[SPD_CRC_LO] == 0) && (buf[SPD_CRC_HI] == 0))
Lee Leahye20a3192017-03-09 16:21:34 -0800256 || (buf[SPD_CRC_LO] != (crc & 0xff))
257 || (buf[SPD_CRC_HI] != (crc >> 8))) {
Lee Leahy73402172017-03-10 15:23:24 -0800258 printk(BIOS_WARNING,
259 "SPD CRC %02x%02x is invalid, should be %04x\n",
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100260 buf[SPD_CRC_HI], buf[SPD_CRC_LO], crc);
261 buf[SPD_CRC_LO] = crc & 0xff;
262 buf[SPD_CRC_HI] = crc >> 8;
263 u16 i;
264 printk(BIOS_WARNING, "\nDisplay the SPD");
265 for (i = 0; i < CONFIG_DIMM_SPD_SIZE; i++) {
Lee Leahy45fde702017-03-08 18:02:24 -0800266 if ((i % 16) == 0x00)
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100267 printk(BIOS_WARNING, "\n%02x: ", i);
268 printk(BIOS_WARNING, "%02x ", buf[i]);
269 }
270 printk(BIOS_WARNING, "\n");
Lee Leahye20a3192017-03-09 16:21:34 -0800271 }
272 return 0;
Patrick Georgi0e3c59e2017-01-28 15:59:25 +0100273}
274#endif