blob: 21e3d3575359cb58b55634984e430de484b29411 [file] [log] [blame]
Tim Wawrzynczak64246482021-06-25 22:44:45 -06001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
3#include <acpi/acpigen.h>
Tim Wawrzynczak35730382021-09-14 11:54:47 -06004#include <assert.h>
Tim Wawrzynczak64246482021-06-25 22:44:45 -06005#include <console/console.h>
6#include <intelblocks/acpi.h>
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -06007#include <intelblocks/pmc_ipc.h>
8#include <stdlib.h>
Tim Wawrzynczak64246482021-06-25 22:44:45 -06009#include <types.h>
10
11#define LPI_S0_HELPER_UUID "c4eb40a0-6cd2-11e2-bcfd-0800200c9a66"
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060012#define PEP_S0IX_UUID "57a6512e-3979-4e9d-9708-ff13b2508972"
Tim Wawrzynczak64246482021-06-25 22:44:45 -060013#define SYSTEM_POWER_MANAGEMENT_HID "INT33A1"
14#define SYSTEM_POWER_MANAGEMENT_CID "PNP0D80"
15#define EC_S0IX_HOOK "\\_SB.PCI0.LPCB.EC0.S0IX"
16#define MAINBOARD_HOOK "\\_SB.MS0X"
Michał Żygowski2b87b502022-02-22 12:36:32 +010017#define MAINBOARD_DISPLAY_HOOK "\\_SB.MDSX"
Tim Wawrzynczak64246482021-06-25 22:44:45 -060018#define ENABLE_PM_BITS_HOOK "\\_SB.PCI0.EGPM"
19#define RESTORE_PM_BITS_HOOK "\\_SB.PCI0.RGPM"
Michał Kopeć86221c62022-05-02 10:24:41 +020020#define THUNDERBOLT_DEVICE "\\_SB.PCI0.TXHC"
21#define THUNDERBOLT_IOM_DPOF "\\_SB.PCI0.DPOF"
Tim Wawrzynczak64246482021-06-25 22:44:45 -060022#define LPI_STATES_ALL 0xff
23#define MIN_DEVICE_STATE ACPI_DEVICE_SLEEP_D0
24#define PEPD_SCOPE "\\_SB.PCI0"
25
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060026struct reg_info {
27 uint8_t *addr;
28 size_t buffer_size;
29};
30
31static void read_pmc_lpm_requirements(const struct soc_pmc_lpm *lpm,
32 struct reg_info *info)
33{
Tim Wawrzynczak35730382021-09-14 11:54:47 -060034 assert(info);
35
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060036 if (!CONFIG(SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ) || !lpm) {
37 memset(info, 0, sizeof(*info));
38 return;
39 }
40
41 const size_t register_count = lpm->num_substates * lpm->num_req_regs;
42 uint32_t *reg = calloc(register_count, sizeof(uint32_t));
43
44 /* Read the various LPM state requirement registers from the PMC */
45 for (size_t i = 0; i < lpm->num_substates; i++) {
46 if (!(lpm->lpm_enable_mask & BIT(i)))
47 continue;
48
49 for (size_t j = 0; j < lpm->num_req_regs; j++) {
50 const uint32_t offset = lpm->lpm_ipc_offset +
51 i * lpm->req_reg_stride +
52 j * sizeof(uint32_t);
Ethan Tsaoeaf71b02021-10-13 12:37:05 -070053 const uint32_t cmd_reg = pmc_make_ipc_cmd(PMC_IPC_CMD_RD_PMC_REG,
54 PMC_IPC_CMD_SUBCMD_RD_PMC_REG, 0);
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060055 struct pmc_ipc_buffer req = {.buf[0] = offset};
56 struct pmc_ipc_buffer res = {};
57
58 enum cb_err result = pmc_send_ipc_cmd(cmd_reg, &req, &res);
59 if (result != CB_SUCCESS) {
60 printk(BIOS_ERR, "Failed to retrieve LPM substate registers"
Paul Menzel5ca00152021-11-09 21:56:09 +010061 "from LPM, substate %zu, reg %zu\n", i, j);
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060062 }
63
64 uint32_t *ptr = reg + i * lpm->num_req_regs + j;
65 *ptr = res.buf[0];
66 }
67 }
68
Tim Wawrzynczak35730382021-09-14 11:54:47 -060069 info->addr = (uint8_t *)reg;
70 info->buffer_size = register_count * sizeof(uint32_t);
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -060071}
72
Tim Wawrzynczak64246482021-06-25 22:44:45 -060073/*
Tim Wawrzynczak7a94ad72022-02-11 09:46:15 -070074 * Windows expects a non-empty package for this subfunction, otherwise it
75 * results in a bluescreen (`INTERNAL_POWER_ERROR`); returning an empty package
76 * does not work. To workaround this, return a package describing a single
77 * device, one that is known to exist, i.e. ACPI_CPU_STRING. expects at least
78 * one device and crashes without it with a bluescreen.
Tim Wawrzynczak64246482021-06-25 22:44:45 -060079 */
Tarun Tulic66ea982022-05-03 20:35:47 +000080__weak void soc_lpi_get_constraints(void *unused)
Tim Wawrzynczak64246482021-06-25 22:44:45 -060081{
Tim Wawrzynczak7a94ad72022-02-11 09:46:15 -070082 char path[16];
Tarun Tulic66ea982022-05-03 20:35:47 +000083 printk(BIOS_INFO, "Returning default LPI constraint package\n");
Tim Wawrzynczak7a94ad72022-02-11 09:46:15 -070084
Tim Wawrzynczak64246482021-06-25 22:44:45 -060085 /*
86 * Return (Package() {
Tim Wawrzynczak7a94ad72022-02-11 09:46:15 -070087 * Package() { "\_SB.CP00", 0,
Tim Wawrzynczak64246482021-06-25 22:44:45 -060088 * Package() { 0,
89 * Package() { 0xff, 0 }}}})
90 */
91 acpigen_emit_byte(RETURN_OP);
92 acpigen_write_package(1);
93 {
94 acpigen_write_package(3);
95 {
Tim Wawrzynczak7a94ad72022-02-11 09:46:15 -070096 snprintf(path, sizeof(path), CONFIG_ACPI_CPU_STRING, 0);
97 acpigen_emit_namestring(path);
Tim Wawrzynczak64246482021-06-25 22:44:45 -060098 acpigen_write_integer(0); /* device disabled */
99 acpigen_write_package(2);
100 {
101 acpigen_write_integer(0); /* revision */
102 acpigen_write_package(2);
103 {
104 acpigen_write_integer(LPI_STATES_ALL);
105 acpigen_write_integer(MIN_DEVICE_STATE);
106 }
107 acpigen_write_package_end();
108 }
109 acpigen_write_package_end();
110 }
111 acpigen_write_package_end();
112 }
113 acpigen_write_package_end();
114}
115
116static void lpi_s0ix_entry(void *unused)
117{
118 /* Inform the EC */
119 acpigen_write_if_cond_ref_of(EC_S0IX_HOOK);
120 acpigen_emit_namestring(EC_S0IX_HOOK);
121 acpigen_write_integer(1);
122 acpigen_write_if_end();
123
124 /* Provide a board level S0ix hook */
125 acpigen_write_if_cond_ref_of(MAINBOARD_HOOK);
126 acpigen_emit_namestring(MAINBOARD_HOOK);
127 acpigen_write_integer(1);
128 acpigen_write_if_end();
129
130 /* Save the current PM bits then enable GPIO PM with
131 MISCCFG_GPIO_PM_CONFIG_BITS */
132 acpigen_write_if_cond_ref_of(ENABLE_PM_BITS_HOOK);
133 acpigen_emit_namestring(ENABLE_PM_BITS_HOOK);
134 acpigen_write_if_end();
Michał Kopeć86221c62022-05-02 10:24:41 +0200135
136 /* Handle Thunderbolt displays */
137 acpigen_write_if_cond_ref_of(THUNDERBOLT_DEVICE);
138 acpigen_write_store_int_to_namestr(1, THUNDERBOLT_IOM_DPOF);
139 acpigen_write_if_end();
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600140}
141
142static void lpi_s0ix_exit(void *unused)
143{
144 /* Inform the EC */
145 acpigen_write_if_cond_ref_of(EC_S0IX_HOOK);
146 acpigen_emit_namestring(EC_S0IX_HOOK);
147 acpigen_write_integer(0);
148 acpigen_write_if_end();
149
150 /* Provide a board level S0ix hook */
151 acpigen_write_if_cond_ref_of(MAINBOARD_HOOK);
152 acpigen_emit_namestring(MAINBOARD_HOOK);
153 acpigen_write_integer(0);
154 acpigen_write_if_end();
155
156 /* Restore GPIO all Community PM */
157 acpigen_write_if_cond_ref_of(RESTORE_PM_BITS_HOOK);
158 acpigen_emit_namestring(RESTORE_PM_BITS_HOOK);
159 acpigen_write_if_end();
Michał Kopeć86221c62022-05-02 10:24:41 +0200160
161 /* Handle Thunderbolt displays */
162 acpigen_write_if_cond_ref_of(THUNDERBOLT_DEVICE);
163 acpigen_write_store_int_to_namestr(0, THUNDERBOLT_IOM_DPOF);
164 acpigen_write_if_end();
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600165}
166
Michał Żygowski2b87b502022-02-22 12:36:32 +0100167static void lpi_display_on(void *unused)
168{
169 /* Provide a board level S0ix hook */
170 acpigen_write_if_cond_ref_of(MAINBOARD_DISPLAY_HOOK);
171 acpigen_emit_namestring(MAINBOARD_DISPLAY_HOOK);
172 acpigen_write_integer(1);
173 acpigen_write_if_end();
174}
175
176static void lpi_display_off(void *unused)
177{
178 /* Provide a board level S0ix hook */
179 acpigen_write_if_cond_ref_of(MAINBOARD_DISPLAY_HOOK);
180 acpigen_emit_namestring(MAINBOARD_DISPLAY_HOOK);
181 acpigen_write_integer(0);
182 acpigen_write_if_end();
183}
184
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600185static void (*lpi_s0_helpers[])(void *) = {
186 NULL, /* enumerate functions (autogenerated) */
Tarun Tulic66ea982022-05-03 20:35:47 +0000187 soc_lpi_get_constraints,/* get device constraints */
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600188 NULL, /* get crash dump device */
Michał Żygowski2b87b502022-02-22 12:36:32 +0100189 lpi_display_off, /* display off notify */
190 lpi_display_on, /* display on notify */
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600191 lpi_s0ix_entry, /* s0ix entry */
192 lpi_s0ix_exit, /* s0ix exit */
193};
194
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600195static void pep_s0ix_return_lpm_requirements(void *arg)
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600196{
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600197 if (!CONFIG(SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ)) {
198 acpigen_write_return_singleton_buffer(0x0);
199 return;
200 }
201
202 struct reg_info *info = (struct reg_info *)arg;
203 acpigen_write_return_byte_buffer(info->addr, info->buffer_size);
204}
205
206static void (*pep_s0ix[])(void *) = {
207 NULL, /* enumerate functions (autogenerated) */
208 pep_s0ix_return_lpm_requirements, /* Return LPM requirements */
209};
210
211void generate_acpi_power_engine_with_lpm(const struct soc_pmc_lpm *lpm)
212{
213 struct reg_info info;
214 size_t uuid_count = 1;
215 struct dsm_uuid ids[] = {
216 DSM_UUID(LPI_S0_HELPER_UUID, lpi_s0_helpers, ARRAY_SIZE(lpi_s0_helpers), NULL),
217 DSM_UUID(PEP_S0IX_UUID, pep_s0ix, ARRAY_SIZE(pep_s0ix), &info),
218 };
219
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600220 acpigen_write_scope(PEPD_SCOPE);
221 acpigen_write_device("PEPD");
222
223 acpigen_write_name_string("_HID", SYSTEM_POWER_MANAGEMENT_HID);
224 acpigen_write_name("_CID");
225 acpigen_emit_eisaid(SYSTEM_POWER_MANAGEMENT_CID);
226
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600227 read_pmc_lpm_requirements(lpm, &info);
228 if (info.buffer_size)
229 uuid_count++;
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600230
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600231 acpigen_write_dsm_uuid_arr(ids, uuid_count);
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600232 acpigen_write_device_end();
233 acpigen_write_scope_end();
234
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600235 free(info.addr);
Tim Wawrzynczak64246482021-06-25 22:44:45 -0600236 printk(BIOS_INFO, PEPD_SCOPE ".PEPD: Intel Power Engine Plug-in\n");
237}
Tim Wawrzynczak2eb100d2021-07-01 08:20:17 -0600238
239void generate_acpi_power_engine(void)
240{
241 generate_acpi_power_engine_with_lpm(NULL);
242}