blob: 1d3c82928f5c476a98adc400e91b354778604e5c [file] [log] [blame]
Martin Roth1a3de8e2022-10-06 15:57:21 -06001/* SPDX-License-Identifier: GPL-2.0-only */
2
Martin Roth1a3de8e2022-10-06 15:57:21 -06003#include <amdblocks/gpio.h>
4#include <amdblocks/uart.h>
5#include <commonlib/helpers.h>
Martin Roth1a3de8e2022-10-06 15:57:21 -06006#include <device/mmio.h>
Elyes Haouas5e2602a2023-01-14 05:46:25 +01007#include <gpio.h>
Martin Roth1a3de8e2022-10-06 15:57:21 -06008#include <soc/aoac_defs.h>
Felix Heldc6e4cc82022-10-18 19:22:21 +02009#include <soc/iomap.h>
Martin Roth1a3de8e2022-10-06 15:57:21 -060010#include <soc/southbridge.h>
11#include <soc/uart.h>
12#include <types.h>
13
Felix Heldd2ebe162022-10-18 18:16:14 +020014static const struct soc_uart_ctrlr_info uart_info[] = {
Felix Heldfb8c78b2022-10-18 18:40:16 +020015 [0] = { APU_UART0_BASE, FCH_AOAC_DEV_UART0, "FUR0", {
Martin Roth1a3de8e2022-10-06 15:57:21 -060016 PAD_NF(GPIO_143, UART0_TXD, PULL_NONE),
17 PAD_NF(GPIO_141, UART0_RXD, PULL_NONE),
Felix Heldfb8c78b2022-10-18 18:40:16 +020018 } },
19 [1] = { APU_UART1_BASE, FCH_AOAC_DEV_UART1, "FUR1", {
Martin Roth1a3de8e2022-10-06 15:57:21 -060020 PAD_NF(GPIO_140, UART1_TXD, PULL_NONE),
21 PAD_NF(GPIO_142, UART1_RXD, PULL_NONE),
Felix Heldfb8c78b2022-10-18 18:40:16 +020022 } },
23 [2] = { APU_UART2_BASE, FCH_AOAC_DEV_UART2, "FUR2", {
Martin Roth1a3de8e2022-10-06 15:57:21 -060024 PAD_NF(GPIO_138, UART2_TXD, PULL_NONE),
25 PAD_NF(GPIO_136, UART2_RXD, PULL_NONE),
Felix Heldfb8c78b2022-10-18 18:40:16 +020026 } },
27 [3] = { APU_UART3_BASE, FCH_AOAC_DEV_UART3, "FUR3", {
Martin Roth1a3de8e2022-10-06 15:57:21 -060028 PAD_NF(GPIO_135, UART3_TXD, PULL_NONE),
29 PAD_NF(GPIO_137, UART3_RXD, PULL_NONE),
Felix Heldfb8c78b2022-10-18 18:40:16 +020030 } },
31 [4] = { APU_UART4_BASE, FCH_AOAC_DEV_UART4, "FUR4", {
Martin Roth1a3de8e2022-10-06 15:57:21 -060032 PAD_NF(GPIO_156, UART4_TXD, PULL_NONE),
33 PAD_NF(GPIO_155, UART4_RXD, PULL_NONE),
Felix Heldfb8c78b2022-10-18 18:40:16 +020034 } },
Martin Roth1a3de8e2022-10-06 15:57:21 -060035};
36
Felix Held97e61252022-10-18 19:03:20 +020037const struct soc_uart_ctrlr_info *soc_get_uart_ctrlr_info(size_t *num_ctrlrs)
Martin Roth1a3de8e2022-10-06 15:57:21 -060038{
Felix Held957e2322022-10-18 20:22:24 +020039 *num_ctrlrs = ARRAY_SIZE(uart_info);
40 return uart_info;
Martin Roth1a3de8e2022-10-06 15:57:21 -060041}
42
43void clear_uart_legacy_config(void)
44{
45 write16p(FCH_LEGACY_UART_DECODE, 0);
46}