blob: f2e7345ce5d2e244ef8ff813cbaa4a96b5b368f9 [file] [log] [blame]
Stefan Reinauera7198b32012-12-11 16:00:47 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <stdint.h>
22#include <string.h>
23#include <lib.h>
24#include <timestamp.h>
Hung-Te Line29e2ff2013-01-18 16:50:25 +080025#include <arch/byteorder.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080026#include <arch/io.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080027#include <device/pci_def.h>
28#include <device/pnp_def.h>
29#include <cpu/x86/lapic.h>
30#include <pc80/mc146818rtc.h>
Kyösti Mälkki6722f8d2014-06-16 09:14:49 +030031#include <arch/acpi.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080032#include <cbmem.h>
33#include <console/console.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <northbridge/intel/sandybridge/sandybridge.h>
35#include <northbridge/intel/sandybridge/raminit.h>
36#include <southbridge/intel/bd82x6x/pch.h>
37#include <southbridge/intel/bd82x6x/gpio.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080038#include <arch/cpu.h>
39#include <cpu/x86/bist.h>
40#include <cpu/x86/msr.h>
Patrick Georgibd79c5e2014-11-28 22:35:36 +010041#include <halt.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080042#include "gpio.h"
43#if CONFIG_CHROMEOS
44#include <vendorcode/google/chromeos/chromeos.h>
45#endif
46#include <cbfs.h>
47#include "ec/compal/ene932/ec.h"
48
49static void pch_enable_lpc(void)
50{
51 /* Parrot EC Decode Range Port60/64, Port62/66 */
52 /* Enable EC, PS/2 Keyboard/Mouse */
53 pci_write_config16(PCH_LPC_DEV, LPC_EN, KBC_LPC_EN | MC_LPC_EN);
54
55 /* Map EC_IO decode to the LPC bus */
56 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, (EC_IO & ~3) | 0x00040001);
57
58 /* Map EC registers 68/6C decode to the LPC bus */
59 pci_write_config32(PCH_LPC_DEV, LPC_GEN2_DEC, (68 & ~3) | 0x00040001);
60}
61
62static void rcba_config(void)
63{
64 u32 reg32;
65
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020066 southbridge_configure_default_intmap();
Stefan Reinauera7198b32012-12-11 16:00:47 -080067
68 /* Disable unused devices (board specific) */
69 reg32 = RCBA32(FD);
70 reg32 |= PCH_DISABLE_ALWAYS;
71 /* Disable PCI bridge so MRC does not probe this bus */
72 reg32 |= PCH_DISABLE_P2P;
73 RCBA32(FD) = reg32;
74}
75
Aaron Durbina0a37272014-08-14 08:35:11 -050076#include <cpu/intel/romstage.h>
Stefan Reinauera7198b32012-12-11 16:00:47 -080077void main(unsigned long bist)
78{
79 int boot_mode = 0;
80 int cbmem_was_initted;
Stefan Reinauera7198b32012-12-11 16:00:47 -080081
Stefan Reinauera7198b32012-12-11 16:00:47 -080082 struct pei_data pei_data = {
Edward O'Callaghanf5037bd2014-05-23 08:36:01 +100083 .pei_version = PEI_VERSION,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080084 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
85 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
Edward O'Callaghanf5037bd2014-05-23 08:36:01 +100086 .epbar = DEFAULT_EPBAR,
87 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
88 .smbusbar = SMBUS_IO_BASE,
89 .wdbbar = 0x4000000,
90 .wdbsize = 0x1000,
91 .hpet_address = CONFIG_HPET_ADDRESS,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080092 .rcba = (uintptr_t)DEFAULT_RCBABASE,
Edward O'Callaghanf5037bd2014-05-23 08:36:01 +100093 .pmbase = DEFAULT_PMBASE,
94 .gpiobase = DEFAULT_GPIOBASE,
95 .thermalbase = 0xfed08000,
96 .system_type = 0, // 0 Mobile, 1 Desktop/Server
97 .tseg_size = CONFIG_SMM_TSEG_SIZE,
98 .spd_addresses = { 0xA0, 0x00,0xA4,0x00 },
99 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
100 .ec_present = 1,
Stefan Reinauera7198b32012-12-11 16:00:47 -0800101 // 0 = leave channel enabled
102 // 1 = disable dimm 0 on channel
103 // 2 = disable dimm 1 on channel
104 // 3 = disable dimm 0+1 on channel
Edward O'Callaghanf5037bd2014-05-23 08:36:01 +1000105 .dimm_channel0_disabled = 2,
106 .dimm_channel1_disabled = 2,
107 .max_ddr3_freq = 1600,
108 .usb_port_config = {
Stefan Reinauera7198b32012-12-11 16:00:47 -0800109 /* Empty and onboard Ports 0-7, set to un-used pin OC3 */
110 { 0, 3, 0x0000 }, /* P0: Empty */
111 { 1, 0, 0x0040 }, /* P1: Left USB 1 (OC0) */
112 { 1, 1, 0x0040 }, /* P2: Left USB 2 (OC1) */
113 { 1, 1, 0x0040 }, /* P3: Left USB 3 (OC1) */
114 { 0, 3, 0x0000 }, /* P4: Empty */
115 { 0, 3, 0x0000 }, /* P5: Empty */
116 { 0, 3, 0x0000 }, /* P6: Empty */
117 { 0, 3, 0x0000 }, /* P7: Empty */
118 /* Empty and onboard Ports 8-13, set to un-used pin OC4 */
119 { 1, 4, 0x0040 }, /* P8: MiniPCIe (WLAN) (no OC) */
120 { 0, 4, 0x0000 }, /* P9: Empty */
121 { 1, 4, 0x0040 }, /* P10: Camera (no OC) */
122 { 0, 4, 0x0000 }, /* P11: Empty */
123 { 0, 4, 0x0000 }, /* P12: Empty */
124 { 0, 4, 0x0000 }, /* P13: Empty */
125 },
126 };
127
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300128 timestamp_init(get_initial_timestamp());
129 timestamp_add_now(TS_START_ROMSTAGE);
Stefan Reinauera7198b32012-12-11 16:00:47 -0800130
131 if (bist == 0)
132 enable_lapic();
133
134 pch_enable_lpc();
135
136 /* Enable GPIOs */
137 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
138 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
139 setup_pch_gpios(&parrot_gpio_map);
140
141 /* Initialize console device(s) */
142 console_init();
143
144 /* Halt if there was a built in self test failure */
145 report_bist_failure(bist);
146
147 if (MCHBAR16(SSKPD) == 0xCAFE) {
148 printk(BIOS_DEBUG, "soft reset detected\n");
149 boot_mode = 1;
150
151 /* System is not happy after keyboard reset... */
152 printk(BIOS_DEBUG, "Issuing CF9 warm reset\n");
153 outb(0x6, 0xcf9);
Patrick Georgibd79c5e2014-11-28 22:35:36 +0100154 halt();
Stefan Reinauera7198b32012-12-11 16:00:47 -0800155 }
156
157 /* Perform some early chipset initialization required
158 * before RAM initialization can work
159 */
160 sandybridge_early_initialization(SANDYBRIDGE_MOBILE);
161 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
162
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +0200163 boot_mode = southbridge_detect_s3_resume() ? 2 : 0;
Stefan Reinauera7198b32012-12-11 16:00:47 -0800164
165 post_code(0x38);
166 /* Enable SPD ROMs and DDR-III DRAM */
167 enable_smbus();
168
169 /* Prepare USB controller early in S3 resume */
170 if (boot_mode == 2)
171 enable_usb_bar();
172
173 post_code(0x39);
174
175 post_code(0x3a);
176 pei_data.boot_mode = boot_mode;
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300177 timestamp_add_now(TS_BEFORE_INITRAM);
Stefan Reinauera7198b32012-12-11 16:00:47 -0800178 sdram_initialize(&pei_data);
179
Kyösti Mälkki3d45c402013-09-07 20:26:36 +0300180 timestamp_add_now(TS_AFTER_INITRAM);
Stefan Reinauera7198b32012-12-11 16:00:47 -0800181 post_code(0x3c);
182
183 rcba_config();
184 post_code(0x3d);
185
186 quick_ram_check();
187 post_code(0x3e);
188
Kyösti Mälkki2d8520b2014-01-06 17:20:31 +0200189 cbmem_was_initted = !cbmem_recovery(boot_mode==2);
Kyösti Mälkki78938482014-01-04 11:02:45 +0200190 if (boot_mode!=2)
191 save_mrc_data(&pei_data);
Stefan Reinauera7198b32012-12-11 16:00:47 -0800192
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200193 if (boot_mode==2 && !cbmem_was_initted) {
Stefan Reinauera7198b32012-12-11 16:00:47 -0800194 /* Failed S3 resume, reset to come up cleanly */
195 outb(0x6, 0xcf9);
Patrick Georgibd79c5e2014-11-28 22:35:36 +0100196 halt();
Stefan Reinauera7198b32012-12-11 16:00:47 -0800197 }
Vladimir Serbinenkoc845b432014-09-05 03:37:44 +0200198 northbridge_romstage_finalize(boot_mode==2);
199
Stefan Reinauera7198b32012-12-11 16:00:47 -0800200 post_code(0x3f);
201#if CONFIG_CHROMEOS
202 init_chromeos(boot_mode);
203#endif
Stefan Reinauera7198b32012-12-11 16:00:47 -0800204 timestamp_add_now(TS_END_ROMSTAGE);
Stefan Reinauera7198b32012-12-11 16:00:47 -0800205}