blob: dc674d8c4098306d79b844f80970d13b42035f4d [file] [log] [blame]
Kerry She6401fdb2011-05-07 09:15:02 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20//#define SYSTEM_TYPE 0 /* SERVER */
21#define SYSTEM_TYPE 1 /* DESKTOP */
22//#define SYSTEM_TYPE 2 /* MOBILE */
23
24//used by incoherent_ht
25#define FAM10_SCAN_PCI_BUS 0
26#define FAM10_ALLOCATE_IO_RANGE 0
27
Kerry She3bf27082011-06-03 10:14:56 +000028#include <lib.h>
Kerry She6401fdb2011-05-07 09:15:02 +000029#include <stdint.h>
30#include <string.h>
31#include <device/pci_def.h>
32#include <device/pci_ids.h>
33#include <arch/io.h>
34#include <device/pnp_def.h>
35#include <arch/romcc_io.h>
36#include <cpu/x86/lapic.h>
37#include <console/console.h>
38#include <cpu/amd/model_10xxx_rev.h>
39#include "northbridge/amd/amdfam10/raminit.h"
40#include "northbridge/amd/amdfam10/amdfam10.h"
41#include "cpu/x86/lapic/boot_cpu.c"
42#include "northbridge/amd/amdfam10/reset_test.c"
43#include <console/loglevel.h>
44#include "cpu/x86/bist.h"
45#include "superio/winbond/w83627hf/early_serial.c"
46#include "cpu/x86/mtrr/earlymtrr.c"
47#include <cpu/amd/mtrr.h>
48#include "northbridge/amd/amdfam10/setup_resource_map.c"
49#include "southbridge/amd/rs780/early_setup.c"
Kerry Shefeed3292011-08-18 18:03:44 +080050#include <sb_cimx.h>
Kerry She6401fdb2011-05-07 09:15:02 +000051#include <SBPLATFORM.h> /* SB OEM constants */
efdesign9805a89ab2011-06-20 17:38:49 -070052#include <southbridge/amd/cimx/sb800/smbus.h>
Kerry She6401fdb2011-05-07 09:15:02 +000053#include "northbridge/amd/amdfam10/debug.c"
54
55static void activate_spd_rom(const struct mem_controller *ctrl)
56{
57}
58
59static int spd_read_byte(u32 device, u32 address)
60{
61 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
62}
63
64#include "northbridge/amd/amdfam10/raminit_sysinfo_in_ram.c"
65#include "northbridge/amd/amdfam10/pci.c"
66#include "resourcemap.c"
67#include "cpu/amd/quadcore/quadcore.c"
68#include "cpu/amd/car/post_cache_as_ram.c"
69#include "cpu/amd/microcode/microcode.c"
70#if CONFIG_UPDATE_CPU_MICROCODE
71#include "cpu/amd/model_10xxx/update_microcode.c"
72#endif
73#include "cpu/amd/model_10xxx/init_cpus.c"
74#include "northbridge/amd/amdfam10/early_ht.c"
75#include "spd.h"
76
77#include <reset.h>
78void soft_reset(void)
79{
80 set_bios_reset();
81 /* link reset */
82 outb(0x06, 0x0cf9);
83}
84
Kerry She6401fdb2011-05-07 09:15:02 +000085void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
86{
Patrick Georgibbc880e2012-11-20 18:20:56 +010087 struct sys_info *sysinfo = &sysinfo_car;
Kerry She6401fdb2011-05-07 09:15:02 +000088 static const u8 spd_addr[] = {RC00, DIMM0, DIMM2, 0, 0, DIMM1, DIMM3, 0, 0, };
89 u32 bsp_apicid = 0, val;
90 msr_t msr;
91
92 if (!cpu_init_detectedx && boot_cpu()) {
93 /* Nothing special needs to be done to find bus 0 */
94 /* Allow the HT devices to be found */
95 /* mov bsp to bus 0xff when > 8 nodes */
96 set_bsp_node_CHtExtNodeCfgEn();
97 enumerate_ht_chain();
98
99 //enable port80 decoding and southbridge poweron init
Kerry Shefeed3292011-08-18 18:03:44 +0800100 sb_Poweron_Init();
Kerry She6401fdb2011-05-07 09:15:02 +0000101 }
102
103 post_code(0x30);
104
105 if (bist == 0) {
106 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo); /* mmconf is inited in init_cpus */
107 /* All cores run this but the BSP(node0,core0) is the only core that returns. */
108 }
109
110 post_code(0x32);
111
112 enable_rs780_dev8();
113 sb800_clk_output_48Mhz();
114
115 w83627hf_set_clksel_48(PNP_DEV(0x2e, 0));
116 w83627hf_enable_serial(0, CONFIG_TTYS0_BASE);
117
118 uart_init();
119 console_init();
120 printk(BIOS_DEBUG, "\n");
121
122// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
123
124 /* Halt if there was a built in self test failure */
125 report_bist_failure(bist);
126
127 // Load MPB
128 val = cpuid_eax(1);
129 printk(BIOS_DEBUG, "BSP Family_Model: %08x \n", val);
130 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
131 printk(BIOS_DEBUG, "bsp_apicid = %02x \n", bsp_apicid);
132 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx \n", cpu_init_detectedx);
133
134 /* Setup sysinfo defaults */
135 set_sysinfo_in_ram(0);
136
137#if CONFIG_UPDATE_CPU_MICROCODE
138 update_microcode(val);
139#endif
140 post_code(0x33);
141
142 cpuSetAMDMSR();
143 post_code(0x34);
144
145 amd_ht_init(sysinfo);
146 post_code(0x35);
147
148 /* Setup nodes PCI space and start core 0 AP init. */
149 finalize_node_setup(sysinfo);
150
151 /* Setup any mainboard PCI settings etc. */
152 setup_mb_resource_map();
153 post_code(0x36);
154
155 /* wait for all the APs core0 started by finalize_node_setup. */
156 /* FIXME: A bunch of cores are going to start output to serial at once.
157 It would be nice to fixup prink spinlocks for ROM XIP mode.
158 I think it could be done by putting the spinlock flag in the cache
159 of the BSP located right after sysinfo.
160 */
161 wait_all_core0_started();
162
Patrick Georgie1667822012-05-05 15:29:32 +0200163#if CONFIG_LOGICAL_CPUS
Kerry She6401fdb2011-05-07 09:15:02 +0000164 /* Core0 on each node is configured. Now setup any additional cores. */
165 printk(BIOS_DEBUG, "start_other_cores()\n");
166 start_other_cores();
167 post_code(0x37);
168 wait_all_other_cores_started(bsp_apicid);
169#endif
170
171 post_code(0x38);
172
173 /* run _early_setup before soft-reset. */
174 rs780_early_setup();
175
Patrick Georgie1667822012-05-05 15:29:32 +0200176#if CONFIG_SET_FIDVID
Kerry She6401fdb2011-05-07 09:15:02 +0000177 msr = rdmsr(0xc0010071);
178 printk(BIOS_DEBUG, "\nBegin FIDVID MSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
179 post_code(0x39);
180
181 if (!warm_reset_detect(0)) { // BSP is node 0
182 init_fidvid_bsp(bsp_apicid, sysinfo->nodes);
183 } else {
184 init_fidvid_stage2(bsp_apicid, 0); // BSP is node 0
185 }
186
187 post_code(0x3A);
188
189 /* show final fid and vid */
190 msr=rdmsr(0xc0010071);
191 printk(BIOS_DEBUG, "End FIDVIDMSR 0xc0010071 0x%08x 0x%08x \n", msr.hi, msr.lo);
192#endif
193
194 rs780_htinit();
195
196 /* Reset for HT, FIDVID, PLL and errata changes to take affect. */
197 if (!warm_reset_detect(0)) {
198 print_info("...WARM RESET...\n\n\n");
199 soft_reset();
200 die("After soft_reset_x - shouldn't see this message!!!\n");
201 }
202
203 post_code(0x3B);
204
205 /* It's the time to set ctrl in sysinfo now; */
206 printk(BIOS_DEBUG, "fill_mem_ctrl()\n");
207 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
208
209 post_code(0x40);
210
211// die("Die Before MCT init.");
212
213 printk(BIOS_DEBUG, "raminit_amdmct()\n");
214 raminit_amdmct(sysinfo);
215 post_code(0x41);
216
217/*
218 dump_pci_device_range(PCI_DEV(0, 0x18, 0), 0, 0x200);
219 dump_pci_device_range(PCI_DEV(0, 0x18, 1), 0, 0x200);
220 dump_pci_device_range(PCI_DEV(0, 0x18, 2), 0, 0x200);
221 dump_pci_device_range(PCI_DEV(0, 0x18, 3), 0, 0x200);
222*/
223
224// ram_check(0x00200000, 0x00200000 + (640 * 1024));
225// ram_check(0x40200000, 0x40200000 + (640 * 1024));
226
227// die("After MCT init before CAR disabled.");
228
229 rs780_before_pci_init();
230
231 post_code(0x42);
232 post_cache_as_ram(); // BSP switch stack to ram, copy then execute LB.
233 post_code(0x43); // Should never see this post code.
234}
235
236/**
237 * BOOL AMD_CB_ManualBUIDSwapList(u8 Node, u8 Link, u8 **List)
238 * Description:
239 * This routine is called every time a non-coherent chain is processed.
240 * BUID assignment may be controlled explicitly on a non-coherent chain. Provide a
241 * swap list. The first part of the list controls the BUID assignment and the
242 * second part of the list provides the device to device linking. Device orientation
243 * can be detected automatically, or explicitly. See documentation for more details.
244 *
245 * Automatic non-coherent init assigns BUIDs starting at 1 and incrementing sequentially
246 * based on each device's unit count.
247 *
248 * Parameters:
249 * @param[in] u8 node = The node on which this chain is located
250 * @param[in] u8 link = The link on the host for this chain
251 * @param[out] u8** list = supply a pointer to a list
252 * @param[out] BOOL result = true to use a manual list
253 * false to initialize the link automatically
254 */
255BOOL AMD_CB_ManualBUIDSwapList (u8 node, u8 link, const u8 **List)
256{
257 static const u8 swaplist[] = {0, 1, 0xFF, 0, 0xFF};
258 /* If the BUID was adjusted in early_ht we need to do the manual override */
259 if ((node == 0) && (link == 0)) { /* BSP SB link */
260 *List = swaplist;
261 return 1;
262 }
263
264 return 0;
265}