blob: ad1d774baf81f29b59e6222cdfb1fd94c1c4d7a9 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Jonesbc94aea2018-09-26 09:57:08 -06002
3#include <device/device.h>
4#include <device/pci.h>
Marc Jonesbc94aea2018-09-26 09:57:08 -06005#include <lib.h>
6
Arthur Heymansbafe55c2023-06-19 10:48:13 +02007#define IOMMU_CAP_BASE_LO 0x44
8#define IOMMU_CAP_BASE_HI 0x48
9
Marc Jonesbc94aea2018-09-26 09:57:08 -060010static void iommu_read_resources(struct device *dev)
11{
12 struct resource *res;
13
14 /* Get the normal pci resources of this device */
15 pci_dev_read_resources(dev);
16
Felix Heldddf137f2022-02-04 19:27:48 +010017 /* IOMMU MMIO registers */
Arthur Heymansbafe55c2023-06-19 10:48:13 +020018 res = new_resource(dev, IOMMU_CAP_BASE_LO);
Felix Held6ebcdf32021-10-12 21:39:27 +020019 res->size = 512 * KiB;
Marc Jonesbc94aea2018-09-26 09:57:08 -060020 res->align = log2(res->size);
21 res->gran = log2(res->size);
22 res->limit = 0xffffffff; /* 4G */
23 res->flags = IORESOURCE_MEM;
24}
25
Felix Held8aa9edf2021-02-17 00:15:12 +010026#if CONFIG(HAVE_ACPI_TABLES)
27static const char *iommu_acpi_name(const struct device *dev)
28{
29 return "IOMM";
30}
31#endif
32
Arthur Heymansb3dcb962022-10-05 21:54:29 +020033struct device_operations amd_iommu_ops = {
Marc Jonesbc94aea2018-09-26 09:57:08 -060034 .read_resources = iommu_read_resources,
35 .set_resources = pci_dev_set_resources,
36 .enable_resources = pci_dev_enable_resources,
Angel Pons1fc0edd2020-05-31 00:03:28 +020037 .ops_pci = &pci_dev_ops_pci,
Felix Held8aa9edf2021-02-17 00:15:12 +010038#if CONFIG(HAVE_ACPI_TABLES)
39 .acpi_name = iommu_acpi_name,
40#endif
Marc Jonesbc94aea2018-09-26 09:57:08 -060041};