blob: c58a8d69e9359a7b50abd18d017d478253cea728 [file] [log] [blame]
Stefan Reinauerb7ecf6d2013-03-13 17:13:32 -07001chip northbridge/intel/sandybridge
2
3 # Enable DisplayPort Hotplug with 6ms pulse
4 register "gpu_dp_d_hotplug" = "0x06"
5
6 # Enable Panel as LVDS and configure power delays
7 register "gpu_panel_port_select" = "0" # LVDS
8 register "gpu_panel_power_cycle_delay" = "5" # T4: 400ms
9 register "gpu_panel_power_up_delay" = "400" # T1+T2: 40ms
10 register "gpu_panel_power_down_delay" = "150" # T3: 15ms
11 register "gpu_panel_power_backlight_on_delay" = "2100" # T5: 210ms
12 register "gpu_panel_power_backlight_off_delay" = "2100" # TD: 210ms
13
14 device cpu_cluster 0 on
15 chip cpu/intel/socket_rPGA989
16 device lapic 0 on end
17 end
18 chip cpu/intel/model_206ax
19 # Magic APIC ID to locate this chip
20 device lapic 0xACAC off end
21
22 # Coordinate with HW_ALL
23 register "pstate_coord_type" = "0xfe"
24
25 register "tcc_offset" = "5" # TCC of 95C
26
27 register "c1_acpower" = "1" # ACPI(C1) = MWAIT(C1)
28 register "c2_acpower" = "3" # ACPI(C2) = MWAIT(C3)
29 register "c3_acpower" = "5" # ACPI(C3) = MWAIT(C7)
30
31 register "c1_battery" = "1" # ACPI(C1) = MWAIT(C1)
32 register "c2_battery" = "3" # ACPI(C2) = MWAIT(C3)
33 register "c3_battery" = "5" # ACPI(C3) = MWAIT(C7)
34 end
35 end
36
37 device domain 0 on
38 subsystemid 0x1ae0 0xc000 inherit
39 device pci 00.0 on end # host bridge
40 device pci 02.0 on end # vga controller
41
42 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
43 register "pirqa_routing" = "0x8b"
44 register "pirqb_routing" = "0x8a"
45 register "pirqc_routing" = "0x8b"
46 register "pirqd_routing" = "0x8b"
47 register "pirqe_routing" = "0x80"
48 register "pirqf_routing" = "0x80"
49 register "pirqg_routing" = "0x80"
50 register "pirqh_routing" = "0x80"
51
52 # GPI routing
53 # 0 No effect (default)
54 # 1 SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
55 # 2 SCI (if corresponding GPIO_EN bit is also set)
56 register "alt_gp_smi_en" = "0x0002"
57 register "gpi1_routing" = "1"
58 register "gpi6_routing" = "2"
59
60 register "ide_legacy_combined" = "0x0"
61 register "sata_ahci" = "0x1"
62 register "sata_port_map" = "0x3"
63
64 # Enable EC Port 0x68/0x6C
65 register "gen1_dec" = "0x00040069"
66
67 # EC range is 0x800-0x9ff
68 register "gen2_dec" = "0x00fc0901"
69
70 # EC range is 0x1610-0x161F
71 register "gen3_dec" = "0x0001C1611"
72
73 # Enable zero-based linear PCIe root port functions
74 register "pcie_port_coalesce" = "1"
75
76 device pci 14.0 on end # USB 3.0 Controller
77 device pci 16.0 on end # Management Engine Interface 1
78 device pci 16.1 off end # Management Engine Interface 2
79 device pci 16.2 off end # Management Engine IDE-R
80 device pci 16.3 off end # Management Engine KT
81 device pci 19.0 off end # Intel Gigabit Ethernet
82 device pci 1a.0 on end # USB2 EHCI #2 (AUO4, BlueTooth)
83 device pci 1b.0 on end # High Definition Audio
84 device pci 1c.0 on end # PCIe Port #1
85 device pci 1c.1 on end # PCIe Port #2 (WLAN)
86 device pci 1c.2 on end # PCIe Port #3 (Card Reader)
87 register "pcie_aspm_f2" = "0x3"
88 device pci 1c.3 off end # PCIe Port #4
89 device pci 1c.4 off end # PCIe Port #5
90 device pci 1c.5 on end # PCIe Port #6 (LAN)
91 device pci 1c.6 off end # PCIe Port #7
92 device pci 1c.7 off end # PCIe Port #8
93 device pci 1d.0 on end # USB2 EHCI #1 (Camera, WLAN, WWAN)
94 device pci 1e.0 off end # PCI bridge
95 device pci 1f.0 on
96 chip ec/quanta/it8518
97 # 60h/64h KBC
98 device pnp ff.1 on # dummy address
99 end
100 end
101 end # LPC bridge
102 device pci 1f.2 on end # SATA Controller 1 (HDD/SSD)
103 device pci 1f.3 on end # SMBus Controller
104 device pci 1f.5 off end # SATA Controller 2 (MSATA)
105 device pci 1f.6 off end # Thermal
106 end
107 end
108end