Andrew McRae | b438dab | 2020-04-15 16:10:58 +1000 | [diff] [blame^] | 1 | chip soc/intel/cannonlake |
| 2 | # Enable heci communication |
| 3 | register "HeciEnabled" = "1" |
| 4 | |
| 5 | # Auto-switch between X4 NVMe and X2 NVMe. |
| 6 | register "TetonGlacierMode" = "1" |
| 7 | |
| 8 | register "SerialIoDevMode" = "{ |
| 9 | [PchSerialIoIndexI2C0] = PchSerialIoDisabled, |
| 10 | [PchSerialIoIndexI2C1] = PchSerialIoDisabled, |
| 11 | [PchSerialIoIndexI2C2] = PchSerialIoPci, |
| 12 | [PchSerialIoIndexI2C3] = PchSerialIoPci, |
| 13 | [PchSerialIoIndexI2C4] = PchSerialIoPci, |
| 14 | [PchSerialIoIndexI2C5] = PchSerialIoPci, |
| 15 | [PchSerialIoIndexSPI0] = PchSerialIoPci, |
| 16 | [PchSerialIoIndexSPI1] = PchSerialIoPci, |
| 17 | [PchSerialIoIndexSPI2] = PchSerialIoDisabled, |
| 18 | [PchSerialIoIndexUART0] = PchSerialIoSkipInit, |
| 19 | [PchSerialIoIndexUART1] = PchSerialIoDisabled, |
| 20 | [PchSerialIoIndexUART2] = PchSerialIoDisabled, |
| 21 | }" |
| 22 | |
| 23 | # USB configuration |
| 24 | register "usb2_ports[0]" = "USB2_PORT_MID(OC2)" # Type-A Port 2 |
| 25 | register "usb2_ports[1]" = "USB2_PORT_TYPE_C(OC_SKIP)" # Type-C Port |
| 26 | register "usb2_ports[2]" = "{ |
| 27 | .enable = 1, |
| 28 | .ocpin = OC3, |
| 29 | .tx_bias = USB2_BIAS_0MV, |
| 30 | .tx_emp_enable = USB2_PRE_EMP_ON, |
| 31 | .pre_emp_bias = USB2_BIAS_28P15MV, |
| 32 | .pre_emp_bit = USB2_HALF_BIT_PRE_EMP, |
| 33 | }" # Type-A Port 3 |
| 34 | register "usb2_ports[3]" = "{ |
| 35 | .enable = 1, |
| 36 | .ocpin = OC1, |
| 37 | .tx_bias = USB2_BIAS_0MV, |
| 38 | .tx_emp_enable = USB2_PRE_EMP_ON, |
| 39 | .pre_emp_bias = USB2_BIAS_28P15MV, |
| 40 | .pre_emp_bit = USB2_HALF_BIT_PRE_EMP, |
| 41 | }" # Type-A Port 1 |
| 42 | register "usb2_ports[4]" = "{ |
| 43 | .enable = 1, |
| 44 | .ocpin = OC_SKIP, |
| 45 | .tx_bias = USB2_BIAS_0MV, |
| 46 | .tx_emp_enable = USB2_PRE_EMP_ON, |
| 47 | .pre_emp_bias = USB2_BIAS_28P15MV, |
| 48 | .pre_emp_bit = USB2_HALF_BIT_PRE_EMP, |
| 49 | }" # Type-A Port 4 |
| 50 | register "usb2_ports[5]" = "{ |
| 51 | .enable = 1, |
| 52 | .ocpin = OC0, |
| 53 | .tx_bias = USB2_BIAS_0MV, |
| 54 | .tx_emp_enable = USB2_PRE_EMP_ON, |
| 55 | .pre_emp_bias = USB2_BIAS_28P15MV, |
| 56 | .pre_emp_bit = USB2_HALF_BIT_PRE_EMP, |
| 57 | }" # Type-A port 0 |
| 58 | register "usb2_ports[6]" = "USB2_PORT_EMPTY" |
| 59 | register "usb2_ports[7]" = "USB2_PORT_EMPTY" |
| 60 | register "usb2_ports[8]" = "USB2_PORT_EMPTY" |
| 61 | register "usb2_ports[9]" = "{ |
| 62 | .enable = 1, |
| 63 | .ocpin = OC_SKIP, |
| 64 | .tx_bias = USB2_BIAS_0MV, |
| 65 | .tx_emp_enable = USB2_PRE_EMP_ON, |
| 66 | .pre_emp_bias = USB2_BIAS_28P15MV, |
| 67 | .pre_emp_bit = USB2_HALF_BIT_PRE_EMP, |
| 68 | }" # BT |
| 69 | |
| 70 | register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port 2 |
| 71 | register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port 3 |
| 72 | register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port 1 |
| 73 | register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-C |
| 74 | register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC0)" # Type-A Port 0 |
| 75 | register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port 4 |
| 76 | |
| 77 | # Enable eMMC HS400 |
| 78 | register "ScsEmmcHs400Enabled" = "1" |
| 79 | |
| 80 | # EMMC Tx CMD Delay |
| 81 | # Refer to EDS-Vol2-14.3.7. |
| 82 | # [14:8] steps of delay for DDR mode, each 125ps, range: 0 - 39. |
| 83 | # [6:0] steps of delay for SDR mode, each 125ps, range: 0 - 39. |
| 84 | register "common_soc_config.emmc_dll.emmc_tx_cmd_cntl" = "0x505" |
| 85 | |
| 86 | # EMMC TX DATA Delay 1 |
| 87 | # Refer to EDS-Vol2-14.3.8. |
| 88 | # [14:8] steps of delay for HS400, each 125ps, range: 0 - 78. |
| 89 | # [6:0] steps of delay for SDR104/HS200, each 125ps, range: 0 - 79. |
| 90 | register "common_soc_config.emmc_dll.emmc_tx_data_cntl1" = "0x911" |
| 91 | |
| 92 | # EMMC TX DATA Delay 2 |
| 93 | # Refer to EDS-Vol2-14.3.9. |
| 94 | # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 79. |
| 95 | # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78. |
| 96 | # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 -79. |
| 97 | # [6:0] steps of delay for SDR12, each 125ps. Range: 0 - 79. |
| 98 | register "common_soc_config.emmc_dll.emmc_tx_data_cntl2" = "0x1C262828" |
| 99 | |
| 100 | # EMMC RX CMD/DATA Delay 1 |
| 101 | # Refer to EDS-Vol2-14.3.10. |
| 102 | # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 119. |
| 103 | # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78. |
| 104 | # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 - 119. |
| 105 | # [6:0] steps of delay for SDR12, each 125ps, range: 0 - 119. |
| 106 | register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl1" = "0x1C16583b" |
| 107 | |
| 108 | # EMMC RX CMD/DATA Delay 2 |
| 109 | # Refer to EDS-Vol2-14.3.12. |
| 110 | # [17:16] stands for Rx Clock before Output Buffer, |
| 111 | # 00: Rx clock after output buffer, |
| 112 | # 01: Rx clock before output buffer, |
| 113 | # 10: Automatic selection based on working mode. |
| 114 | # 11: Reserved |
| 115 | # [14:8] steps of delay for Auto Tuning Mode, each 125ps, range: 0 - 39. |
| 116 | # [6:0] steps of delay for HS200, each 125ps, range: 0 - 79. |
| 117 | register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl2" = "0x1001D" |
| 118 | |
| 119 | # EMMC Rx Strobe Delay |
| 120 | # Refer to EDS-Vol2-14.3.11. |
| 121 | # [14:8] Rx Strobe Delay DLL 1(HS400 Mode), each 125ps, range: 0 - 39. |
| 122 | # [6:0] Rx Strobe Delay DLL 2(HS400 Mode), each 125ps, range: 0 - 39. |
| 123 | register "common_soc_config.emmc_dll.emmc_rx_strobe_cntl" = "0x1515" |
| 124 | |
| 125 | # Intel HDA - disable I2S Audio SSP1 and DMIC0 as kaisa variant does not have them. |
| 126 | register "PchHdaAudioLinkSsp1" = "0" |
| 127 | register "PchHdaAudioLinkDmic0" = "0" |
| 128 | |
| 129 | # Intel Common SoC Config |
| 130 | #+-------------------+---------------------------+ |
| 131 | #| Field | Value | |
| 132 | #+-------------------+---------------------------+ |
| 133 | #| GSPI0 | cr50 TPM. Early init is | |
| 134 | #| | required to set up a BAR | |
| 135 | #| | for TPM communication | |
| 136 | #| | before memory is up | |
| 137 | #| I2C0 | RFU | |
| 138 | #| I2C2 | PS175 | |
| 139 | #| I2C3 | MST | |
| 140 | #| I2C4 | Audio | |
| 141 | #+-------------------+---------------------------+ |
| 142 | register "common_soc_config" = "{ |
| 143 | .gspi[0] = { |
| 144 | .speed_mhz = 1, |
| 145 | .early_init = 1, |
| 146 | }, |
| 147 | .i2c[0] = { |
| 148 | .speed = I2C_SPEED_FAST, |
| 149 | .rise_time_ns = 0, |
| 150 | .fall_time_ns = 0, |
| 151 | }, |
| 152 | .i2c[2] = { |
| 153 | .speed = I2C_SPEED_FAST, |
| 154 | .rise_time_ns = 0, |
| 155 | .fall_time_ns = 0, |
| 156 | }, |
| 157 | .i2c[3] = { |
| 158 | .speed = I2C_SPEED_FAST, |
| 159 | .rise_time_ns = 0, |
| 160 | .fall_time_ns = 0, |
| 161 | }, |
| 162 | .i2c[4] = { |
| 163 | .speed = I2C_SPEED_FAST, |
| 164 | .rise_time_ns = 60, |
| 165 | .fall_time_ns = 60, |
| 166 | }, |
| 167 | }" |
| 168 | |
| 169 | # PCIe port 7 for LAN |
| 170 | register "PcieRpEnable[6]" = "1" |
| 171 | register "PcieRpLtrEnable[6]" = "1" |
| 172 | # PCIe port 11 (x2) for NVMe hybrid storage devices |
| 173 | register "PcieRpEnable[10]" = "1" |
| 174 | register "PcieRpLtrEnable[10]" = "1" |
| 175 | # Uses CLK SRC 0 |
| 176 | register "PcieClkSrcUsage[0]" = "6" |
| 177 | register "PcieClkSrcClkReq[0]" = "0" |
| 178 | |
| 179 | # GPIO for SD card detect |
| 180 | register "sdcard_cd_gpio" = "vSD3_CD_B" |
| 181 | |
| 182 | # SATA port 1 Gen3 Strength |
| 183 | # Port1 Tx De-Emphasis = 20*log(0x20/64) = -6dB |
| 184 | register "sata_port[1].TxGen3DeEmphEnable" = "1" |
| 185 | register "sata_port[1].TxGen3DeEmph" = "0x20" |
| 186 | |
| 187 | device domain 0 on |
| 188 | device pci 14.0 on |
| 189 | chip drivers/usb/acpi |
| 190 | device usb 0.0 on |
| 191 | chip drivers/usb/acpi |
| 192 | register "desc" = ""USB2 Type-A Front Left"" |
| 193 | register "type" = "UPC_TYPE_A" |
| 194 | device usb 2.0 on end |
| 195 | end |
| 196 | chip drivers/usb/acpi |
| 197 | register "desc" = ""USB2 Type-C Port Rear"" |
| 198 | register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| 199 | device usb 2.1 on end |
| 200 | end |
| 201 | chip drivers/usb/acpi |
| 202 | register "desc" = ""USB2 Type-A Front Right"" |
| 203 | register "type" = "UPC_TYPE_A" |
| 204 | device usb 2.2 on end |
| 205 | end |
| 206 | chip drivers/usb/acpi |
| 207 | register "desc" = ""USB2 Type-A Rear Right"" |
| 208 | register "type" = "UPC_TYPE_A" |
| 209 | device usb 2.3 on end |
| 210 | end |
| 211 | chip drivers/usb/acpi |
| 212 | register "desc" = ""USB2 Type-A Rear Middle"" |
| 213 | register "type" = "UPC_TYPE_A" |
| 214 | device usb 2.4 on end |
| 215 | end |
| 216 | chip drivers/usb/acpi |
| 217 | register "desc" = ""USB2 Type-A Rear Left"" |
| 218 | register "type" = "UPC_TYPE_A" |
| 219 | device usb 2.5 on end |
| 220 | end |
| 221 | chip drivers/usb/acpi |
| 222 | device usb 2.6 off end |
| 223 | end |
| 224 | chip drivers/usb/acpi |
| 225 | register "desc" = ""USB3 Type-A Front Left"" |
| 226 | register "type" = "UPC_TYPE_USB3_A" |
| 227 | device usb 3.0 on end |
| 228 | end |
| 229 | chip drivers/usb/acpi |
| 230 | register "desc" = ""USB3 Type-A Front Right"" |
| 231 | register "type" = "UPC_TYPE_USB3_A" |
| 232 | device usb 3.1 on end |
| 233 | end |
| 234 | chip drivers/usb/acpi |
| 235 | register "desc" = ""USB3 Type-A Rear Right"" |
| 236 | register "type" = "UPC_TYPE_USB3_A" |
| 237 | device usb 3.2 on end |
| 238 | end |
| 239 | chip drivers/usb/acpi |
| 240 | register "desc" = ""USB3 Type-C Rear"" |
| 241 | register "type" = "UPC_TYPE_C_USB2_SS_SWITCH" |
| 242 | device usb 3.3 on end |
| 243 | end |
| 244 | chip drivers/usb/acpi |
| 245 | register "desc" = ""USB3 Type-A Rear Left"" |
| 246 | register "type" = "UPC_TYPE_USB3_A" |
| 247 | device usb 3.4 on end |
| 248 | end |
| 249 | chip drivers/usb/acpi |
| 250 | register "desc" = ""USB3 Type-A Rear Middle"" |
| 251 | register "type" = "UPC_TYPE_USB3_A" |
| 252 | device usb 3.5 on end |
| 253 | end |
| 254 | end |
| 255 | end |
| 256 | end # USB xHCI |
| 257 | device pci 15.0 off |
| 258 | # RFU - Reserved for Future Use. |
| 259 | end # I2C #0 |
| 260 | device pci 15.1 off end # I2C #1 |
| 261 | device pci 15.2 on end # I2C #2, PCON PS175. |
| 262 | device pci 15.3 on end # I2C #3, Realtek RTD2142. |
| 263 | device pci 19.0 on |
| 264 | chip drivers/i2c/generic |
| 265 | register "hid" = ""10EC5682"" |
| 266 | register "name" = ""RT58"" |
| 267 | register "desc" = ""Realtek RT5682"" |
| 268 | register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_H0)" |
| 269 | register "property_count" = "1" |
| 270 | # Set the jd_src to RT5668_JD1 for jack detection |
| 271 | register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER" |
| 272 | register "property_list[0].name" = ""realtek,jd-src"" |
| 273 | register "property_list[0].integer" = "1" |
| 274 | device i2c 1a on end |
| 275 | end |
| 276 | end #I2C #4 |
| 277 | device pci 1a.0 on end # eMMC |
| 278 | device pci 1c.0 on |
| 279 | chip drivers/net |
| 280 | register "customized_leds" = "0x05af" |
| 281 | register "wake" = "GPE0_DW1_07" # GPP_C7 |
| 282 | register "stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_A18)" |
| 283 | register "stop_delay_ms" = "12" # NIC needs time to quiesce |
| 284 | register "stop_off_delay_ms" = "1" |
| 285 | register "has_power_resource" = "1" |
| 286 | register "device_index" = "0" |
| 287 | device pci 00.0 on end |
| 288 | end |
| 289 | end # FSP requires func0 be enabled. |
| 290 | device pci 1c.6 on end # RTL8111H Ethernet NIC (becomes RP1). |
| 291 | device pci 1d.2 on end # PCI Express Port 11 (X2 NVMe) |
| 292 | device pci 1e.3 off end # GSPI #1 |
| 293 | end |
| 294 | |
| 295 | # VR Settings Configuration for 4 Domains |
| 296 | #+----------------+-------+-------+-------+-------+ |
| 297 | #| Domain/Setting | SA | IA | GTUS | GTS | |
| 298 | #+----------------+-------+-------+-------+-------+ |
| 299 | #| Psi1Threshold | 20A | 20A | 20A | 20A | |
| 300 | #| Psi2Threshold | 5A | 5A | 5A | 5A | |
| 301 | #| Psi3Threshold | 1A | 1A | 1A | 1A | |
| 302 | #| Psi3Enable | 1 | 1 | 1 | 1 | |
| 303 | #| Psi4Enable | 1 | 1 | 1 | 1 | |
| 304 | #| ImonSlope | 0 | 0 | 0 | 0 | |
| 305 | #| ImonOffset | 0 | 0 | 0 | 0 | |
| 306 | #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V | |
| 307 | #| AcLoadline | 10.04 | 1.81 | 3.19 | 3.19 | |
| 308 | #| DcLoadline | 10.04 | 1.81 | 3.19 | 3.19 | |
| 309 | #+----------------+-------+-------+-------+-------+ |
| 310 | #Note: IccMax settings are moved to SoC code |
| 311 | register "domain_vr_config[VR_SYSTEM_AGENT]" = "{ |
| 312 | .vr_config_enable = 1, |
| 313 | .psi1threshold = VR_CFG_AMP(20), |
| 314 | .psi2threshold = VR_CFG_AMP(5), |
| 315 | .psi3threshold = VR_CFG_AMP(1), |
| 316 | .psi3enable = 1, |
| 317 | .psi4enable = 1, |
| 318 | .imon_slope = 0x0, |
| 319 | .imon_offset = 0x0, |
| 320 | .icc_max = 0, |
| 321 | .voltage_limit = 1520, |
| 322 | .ac_loadline = 1004, |
| 323 | .dc_loadline = 1004, |
| 324 | }" |
| 325 | |
| 326 | register "domain_vr_config[VR_IA_CORE]" = "{ |
| 327 | .vr_config_enable = 1, |
| 328 | .psi1threshold = VR_CFG_AMP(20), |
| 329 | .psi2threshold = VR_CFG_AMP(5), |
| 330 | .psi3threshold = VR_CFG_AMP(1), |
| 331 | .psi3enable = 1, |
| 332 | .psi4enable = 1, |
| 333 | .imon_slope = 0x0, |
| 334 | .imon_offset = 0x0, |
| 335 | .icc_max = 0, |
| 336 | .voltage_limit = 1520, |
| 337 | .ac_loadline = 181, |
| 338 | .dc_loadline = 181, |
| 339 | }" |
| 340 | |
| 341 | register "domain_vr_config[VR_GT_UNSLICED]" = "{ |
| 342 | .vr_config_enable = 1, |
| 343 | .psi1threshold = VR_CFG_AMP(20), |
| 344 | .psi2threshold = VR_CFG_AMP(5), |
| 345 | .psi3threshold = VR_CFG_AMP(1), |
| 346 | .psi3enable = 1, |
| 347 | .psi4enable = 1, |
| 348 | .imon_slope = 0x0, |
| 349 | .imon_offset = 0x0, |
| 350 | .icc_max = 0, |
| 351 | .voltage_limit = 1520, |
| 352 | .ac_loadline = 319, |
| 353 | .dc_loadline = 319, |
| 354 | }" |
| 355 | |
| 356 | register "domain_vr_config[VR_GT_SLICED]" = "{ |
| 357 | .vr_config_enable = 1, |
| 358 | .psi1threshold = VR_CFG_AMP(20), |
| 359 | .psi2threshold = VR_CFG_AMP(5), |
| 360 | .psi3threshold = VR_CFG_AMP(1), |
| 361 | .psi3enable = 1, |
| 362 | .psi4enable = 1, |
| 363 | .imon_slope = 0x0, |
| 364 | .imon_offset = 0x0, |
| 365 | .icc_max = 0, |
| 366 | .voltage_limit = 1520, |
| 367 | .ac_loadline = 319, |
| 368 | .dc_loadline = 319, |
| 369 | }" |
| 370 | |
| 371 | end |