blob: f3c5515d8c062d764d81edf800f1fff6ef1c89cf [file] [log] [blame]
Kyösti Mälkkie75deb62014-06-26 09:12:54 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
Dave Frodin83405a12014-06-05 11:49:04 -06005 * Copyright (C) 2014 Sage Electronic Engineering, LLC
Kyösti Mälkkie75deb62014-06-26 09:12:54 +03006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030015 */
16
Elyes HAOUAS19f5ba82018-10-14 14:52:06 +020017#include <AGESA.h>
Kyösti Mälkki53052fe2016-04-27 09:04:11 +030018#include <PlatformMemoryConfiguration.h>
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030019
Kyösti Mälkkif27cb242017-03-04 07:51:21 +020020#include <northbridge/amd/agesa/state_machine.h>
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030021
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030022static const PCIe_PORT_DESCRIPTOR PortList[] = {
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030023 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030024 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030025 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 3, 3),
26 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 5,
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030027 HotplugDisabled,
28 PcieGenMaxSupported,
29 PcieGenMaxSupported,
30 AspmDisabled, 0x01, 0)
31 },
32 /* Initialize Port descriptor (PCIe port, Lanes 1, PCI Device Number 2, ...) */
33 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030034 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030035 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 2, 2),
36 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 4,
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030037 HotplugDisabled,
38 PcieGenMaxSupported,
39 PcieGenMaxSupported,
40 AspmDisabled, 0x02, 0)
41 },
42 /* Initialize Port descriptor (PCIe port, Lanes 2, PCI Device Number 2, ...) */
43 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030044 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030045 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 1, 1),
46 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 3,
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030047 HotplugDisabled,
48 PcieGenMaxSupported,
49 PcieGenMaxSupported,
50 AspmDisabled, 0x03, 0)
51 },
52 /* Initialize Port descriptor (PCIe port, Lanes 3, PCI Device Number 2, ...) */
53 {
54 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030055 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 0, 0),
56 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 2,
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030057 HotplugDisabled,
58 PcieGenMaxSupported,
59 PcieGenMaxSupported,
60 AspmDisabled, 0x04, 0)
61 },
62 /* Initialize Port descriptor (PCIe port, Lanes 4-7, PCI Device Number 4, ...) */
63 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030064 DESCRIPTOR_TERMINATE_LIST,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030065 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 4, 7),
66 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 1,
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030067 HotplugDisabled,
68 PcieGenMaxSupported,
69 PcieGenMaxSupported,
70 AspmDisabled, 0x05, 0)
71 }
72};
73
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030074static const PCIe_DDI_DESCRIPTOR DdiList[] = {
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030075 /* DP0 to HDMI0/DP */
76 {
77 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030078 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 8, 11),
79 PCIE_DDI_DATA_INITIALIZER(ConnectorTypeHDMI, Aux1, Hdp1)
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030080 },
81 /* DP1 to FCH */
82 {
Dave Frodin83405a12014-06-05 11:49:04 -060083 DESCRIPTOR_TERMINATE_LIST,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030084 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 12, 15),
85 PCIE_DDI_DATA_INITIALIZER(ConnectorTypeHDMI, Aux2, Hdp2)
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030086 },
Kyösti Mälkkie75deb62014-06-26 09:12:54 +030087};
88
89static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
90 .Flags = DESCRIPTOR_TERMINATE_LIST,
91 .SocketId = 0,
92 .PciePortList = PortList,
93 .DdiLinkList = DdiList
94};
95
Kyösti Mälkkif27cb242017-03-04 07:51:21 +020096void board_BeforeInitReset(struct sysinfo *cb, AMD_RESET_PARAMS *Reset)
97{
98 FCH_RESET_INTERFACE *FchReset = &Reset->FchInterface;
99 FchReset->Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
100 FchReset->Xhci1Enable = FALSE;
101}
102
Kyösti Mälkkif27cb242017-03-04 07:51:21 +0200103void board_BeforeInitEarly(struct sysinfo *cb, AMD_EARLY_PARAMS *InitEarly)
Kyösti Mälkkie75deb62014-06-26 09:12:54 +0300104{
Kyösti Mälkki87df2672017-09-23 14:36:16 +0300105 InitEarly->GnbConfig.PcieComplexList = &PcieComplex;
Kyösti Mälkkie75deb62014-06-26 09:12:54 +0300106}
107
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300108/*----------------------------------------------------------------------------------------
109 * CUSTOMER OVERIDES MEMORY TABLE
110 *----------------------------------------------------------------------------------------
111 */
112
113/*
114 * Platform Specific Overriding Table allows IBV/OEM to pass in platform information to AGESA
115 * (e.g. MemClk routing, the number of DIMM slots per channel,...). If PlatformSpecificTable
116 * is populated, AGESA will base its settings on the data from the table. Otherwise, it will
117 * use its default conservative settings.
118 */
Kyösti Mälkkif27cb242017-03-04 07:51:21 +0200119static CONST PSO_ENTRY ROMDATA PlatformMemoryTable[] = {
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300120 #define SEED_A 0x12
121 HW_RXEN_SEED(
122 ANY_SOCKET, CHANNEL_A, ALL_DIMMS,
123 SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A,
124 SEED_A),
125
Kyösti Mälkkie52738b2017-09-21 12:32:43 +0300126 NUMBER_OF_DIMMS_SUPPORTED(ANY_SOCKET, ANY_CHANNEL, ONE_DIMM),
127 NUMBER_OF_CHANNELS_SUPPORTED(ANY_SOCKET, ONE_DIMM),
128 MOTHER_BOARD_LAYERS(LAYERS_6),
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300129
Kyösti Mälkkie52738b2017-09-21 12:32:43 +0300130 MEMCLK_DIS_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00),
131 CKE_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08), /* TODO: bit2map, bit3map */
132 ODT_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08),
133 CS_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08, 0x00, 0x00, 0x00, 0x00),
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300134
135 PSO_END
136};
137
Kyösti Mälkkif27cb242017-03-04 07:51:21 +0200138void board_BeforeInitPost(struct sysinfo *cb, AMD_POST_PARAMS *InitPost)
139{
140 InitPost->MemConfig.PlatformMemoryConfiguration = (PSO_ENTRY *)PlatformMemoryTable;
141}
142
143void board_BeforeInitMid(struct sysinfo *cb, AMD_MID_PARAMS *InitMid)
144{
145 /* 0 iGpuVgaAdapter, 1 iGpuVgaNonAdapter; */
146 InitMid->GnbMidConfiguration.iGpuVgaMode = 0;
147}