blob: 6802df7c99793a12132af08e09a54533f74cd944 [file] [log] [blame]
Sergej Ivanovd777c782015-04-03 18:10:27 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sergej Ivanovd777c782015-04-03 18:10:27 +030014 */
15
Elyes HAOUAS19f5ba82018-10-14 14:52:06 +020016#include <AGESA.h>
Kyösti Mälkki53052fe2016-04-27 09:04:11 +030017#include <PlatformMemoryConfiguration.h>
Sergej Ivanovd777c782015-04-03 18:10:27 +030018
Kyösti Mälkkia7aa57a2017-03-05 14:23:14 +020019#include <northbridge/amd/agesa/state_machine.h>
Sergej Ivanovd777c782015-04-03 18:10:27 +030020
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030021static const PCIe_PORT_DESCRIPTOR PortList[] = {
Sergej Ivanovd777c782015-04-03 18:10:27 +030022 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030023 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030024 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 3, 3),
25 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 5,
Sergej Ivanovd777c782015-04-03 18:10:27 +030026 HotplugDisabled,
27 PcieGenMaxSupported,
28 PcieGenMaxSupported,
29 AspmDisabled, 0x01, 0)
30 },
31 /* Initialize Port descriptor (PCIe port, Lanes 1, PCI Device Number 2, ...) */
32 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030033 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030034 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 2, 2),
35 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 4,
Sergej Ivanovd777c782015-04-03 18:10:27 +030036 HotplugDisabled,
37 PcieGenMaxSupported,
38 PcieGenMaxSupported,
39 AspmDisabled, 0x02, 0)
40 },
41 /* Initialize Port descriptor (PCIe port, Lanes 2, PCI Device Number 2, ...) */
42 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030043 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030044 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 1, 1),
45 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 3,
Sergej Ivanovd777c782015-04-03 18:10:27 +030046 HotplugDisabled,
47 PcieGenMaxSupported,
48 PcieGenMaxSupported,
49 AspmDisabled, 0x03, 0)
50 },
51 /* Initialize Port descriptor (PCIe port, Lanes 3, PCI Device Number 2, ...) */
52 {
53 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030054 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 0, 0),
55 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 2,
Sergej Ivanovd777c782015-04-03 18:10:27 +030056 HotplugDisabled,
57 PcieGenMaxSupported,
58 PcieGenMaxSupported,
59 AspmDisabled, 0x04, 0)
60 },
61 /* Initialize Port descriptor (PCIe port, Lanes 4-7, PCI Device Number 4, ...) */
62 {
Kyösti Mälkki9d035fa2015-05-23 14:27:44 +030063 DESCRIPTOR_TERMINATE_LIST,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030064 PCIE_ENGINE_DATA_INITIALIZER(PciePortEngine, 4, 7),
65 PCIE_PORT_DATA_INITIALIZER_V2(PortEnabled, ChannelTypeExt6db, 2, 1,
Sergej Ivanovd777c782015-04-03 18:10:27 +030066 HotplugDisabled,
67 PcieGenMaxSupported,
68 PcieGenMaxSupported,
69 AspmDisabled, 0x05, 0)
70 }
71};
72
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030073static const PCIe_DDI_DESCRIPTOR DdiList[] = {
Sergej Ivanovd777c782015-04-03 18:10:27 +030074 /* DP0 to HDMI0/DP */
75 {
76 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030077 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 8, 11),
78 PCIE_DDI_DATA_INITIALIZER(ConnectorTypeHDMI, Aux1, Hdp1)
Sergej Ivanovd777c782015-04-03 18:10:27 +030079 },
80 /* DP1 to FCH */
81 {
82 0,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030083 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 12, 15),
84 PCIE_DDI_DATA_INITIALIZER(ConnectorTypeHDMI, Aux2, Hdp2)
Sergej Ivanovd777c782015-04-03 18:10:27 +030085 },
86 /* DP2 to HDMI1/DP */
87 {
88 DESCRIPTOR_TERMINATE_LIST,
Kyösti Mälkkie52738b2017-09-21 12:32:43 +030089 PCIE_ENGINE_DATA_INITIALIZER(PcieDdiEngine, 16, 19),
90 PCIE_DDI_DATA_INITIALIZER(ConnectorTypeCrt, Aux3, Hdp3)
Sergej Ivanovd777c782015-04-03 18:10:27 +030091 },
92};
93
94static const PCIe_COMPLEX_DESCRIPTOR PcieComplex = {
95 .Flags = DESCRIPTOR_TERMINATE_LIST,
96 .SocketId = 0,
97 .PciePortList = PortList,
98 .DdiLinkList = DdiList
99};
100
Kyösti Mälkkia7aa57a2017-03-05 14:23:14 +0200101
102void board_BeforeInitReset(struct sysinfo *cb, AMD_RESET_PARAMS *Reset)
103{
104 FCH_RESET_INTERFACE *FchReset = &Reset->FchInterface;
105
106 FchReset->Xhci0Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
107 FchReset->Xhci1Enable = IS_ENABLED(CONFIG_HUDSON_XHCI_ENABLE);
108
109 FchReset->SataEnable = 1;
110 FchReset->IdeEnable = 0;
111}
112
Kyösti Mälkkia7aa57a2017-03-05 14:23:14 +0200113void board_BeforeInitEarly(struct sysinfo *cb, AMD_EARLY_PARAMS *InitEarly)
Sergej Ivanovd777c782015-04-03 18:10:27 +0300114{
Kyösti Mälkki87df2672017-09-23 14:36:16 +0300115 InitEarly->GnbConfig.PcieComplexList = &PcieComplex;
Sergej Ivanovd777c782015-04-03 18:10:27 +0300116}
117
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300118/*----------------------------------------------------------------------------------------
119 * CUSTOMER OVERIDES MEMORY TABLE
120 *----------------------------------------------------------------------------------------
121 */
122
123/*
124 * Platform Specific Overriding Table allows IBV/OEM to pass in platform information to AGESA
125 * (e.g. MemClk routing, the number of DIMM slots per channel,...). If PlatformSpecificTable
126 * is populated, AGESA will base its settings on the data from the table. Otherwise, it will
127 * use its default conservative settings.
128 */
Kyösti Mälkkia7aa57a2017-03-05 14:23:14 +0200129static CONST PSO_ENTRY ROMDATA PlatformMemoryTable[] = {
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300130 #define SEED_A 0x12
131 HW_RXEN_SEED(
132 ANY_SOCKET, CHANNEL_A, ALL_DIMMS,
133 SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A, SEED_A,
134 SEED_A),
135
Kyösti Mälkkie52738b2017-09-21 12:32:43 +0300136 NUMBER_OF_DIMMS_SUPPORTED(ANY_SOCKET, ANY_CHANNEL, 2),
137 NUMBER_OF_CHANNELS_SUPPORTED(ANY_SOCKET, 1),
138 MOTHER_BOARD_LAYERS(LAYERS_4),
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300139
Kyösti Mälkkie52738b2017-09-21 12:32:43 +0300140 MEMCLK_DIS_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08, 0x00, 0x00, 0x00, 0x00),
141 CKE_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08), /* TODO: bit2map, bit3map */
142 ODT_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08),
143 CS_TRI_MAP(ANY_SOCKET, ANY_CHANNEL, 0x01, 0x02, 0x04, 0x08, 0x00, 0x00, 0x00, 0x00),
Kyösti Mälkki53052fe2016-04-27 09:04:11 +0300144
145 PSO_END
146};
147
Kyösti Mälkkia7aa57a2017-03-05 14:23:14 +0200148void board_BeforeInitPost(struct sysinfo *cb, AMD_POST_PARAMS *InitPost)
149{
150 InitPost->MemConfig.PlatformMemoryConfiguration = (PSO_ENTRY *)PlatformMemoryTable;
151}
152
153void board_BeforeInitMid(struct sysinfo *cb, AMD_MID_PARAMS *InitMid)
154{
155 /* 0 iGpuVgaAdapter, 1 iGpuVgaNonAdapter; */
156 InitMid->GnbMidConfiguration.iGpuVgaMode = 0;
157}