blob: 702b9a1431c97d42405949b9c914da9c8871d8ab [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Subrata Banikfa7cc782017-11-27 18:23:36 +05302/*
Subrata Banikfa7cc782017-11-27 18:23:36 +05303 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
John Zhaoeac84ca2018-08-13 09:45:37 -070015#include <assert.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053016#include <console/console.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020017#include <device/mmio.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053018#include <device/pci.h>
19#include <device/pci_ids.h>
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070020#include <drivers/intel/gma/i915.h>
Subrata Banikfa7cc782017-11-27 18:23:36 +053021#include <intelblocks/graphics.h>
22#include <soc/pci_devs.h>
23
24/* SoC Overrides */
Aaron Durbin64031672018-04-21 14:45:32 -060025__weak void graphics_soc_init(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053026{
27 /*
Jonathan Neuschäfer5268b762018-02-12 12:24:25 +010028 * User needs to implement SoC override in case wishes
Subrata Banikfa7cc782017-11-27 18:23:36 +053029 * to perform certain specific graphics initialization
30 * along with pci_dev_init(dev)
31 */
32 pci_dev_init(dev);
33}
34
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070035__weak const struct i915_gpu_controller_info *
Furquan Shaikhec3dafd2020-04-24 21:53:42 -070036intel_igd_get_controller_info(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070037{
38 return NULL;
39}
40
Furquan Shaikh7536a392020-04-24 21:59:21 -070041static void gma_generate_ssdt(const struct device *device)
Matt DeVillier1eea1dd2019-05-02 13:30:11 -070042{
43 const struct i915_gpu_controller_info *gfx = intel_igd_get_controller_info(device);
44
45 if (gfx)
46 drivers_intel_gma_displays_ssdt_generate(gfx);
47}
48
Subrata Banik64e66802019-06-13 22:11:46 +053049static int is_graphics_disabled(struct device *dev)
Subrata Banikfa7cc782017-11-27 18:23:36 +053050{
Subrata Banikfa7cc782017-11-27 18:23:36 +053051 /* Check if Graphics PCI device is disabled */
John Zhaoeac84ca2018-08-13 09:45:37 -070052 if (!dev || !dev->enabled)
Subrata Banik64e66802019-06-13 22:11:46 +053053 return 1;
54
55 return 0;
56}
57
58static uintptr_t graphics_get_bar(struct device *dev, unsigned long index)
59{
60 struct resource *gm_res;
Subrata Banikfa7cc782017-11-27 18:23:36 +053061
62 gm_res = find_resource(dev, index);
63 if (!gm_res)
64 return 0;
65
66 return gm_res->base;
67}
68
69uintptr_t graphics_get_memory_base(void)
70{
Subrata Banik64e66802019-06-13 22:11:46 +053071 uintptr_t memory_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +030072 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +053073
74 if (is_graphics_disabled(dev))
75 return 0;
Subrata Banikfa7cc782017-11-27 18:23:36 +053076 /*
77 * GFX PCI config space offset 0x18 know as Graphics
78 * Memory Range Address (GMADR)
79 */
Subrata Banik64e66802019-06-13 22:11:46 +053080 memory_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_2);
Subrata Banikfa7cc782017-11-27 18:23:36 +053081 if (!memory_base)
Keith Short15588b02019-05-09 11:40:34 -060082 die_with_post_code(POST_HW_INIT_FAILURE,
83 "GMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +053084
85 return memory_base;
86}
87
88static uintptr_t graphics_get_gtt_base(void)
89{
Subrata Banik64e66802019-06-13 22:11:46 +053090 static uintptr_t gtt_base;
Kyösti Mälkki71756c212019-07-12 13:10:19 +030091 struct device *dev = pcidev_path_on_root(SA_DEVFN_IGD);
Subrata Banik64e66802019-06-13 22:11:46 +053092
93 if (is_graphics_disabled(dev))
94 die("IGD is disabled!");
Subrata Banikfa7cc782017-11-27 18:23:36 +053095 /*
96 * GFX PCI config space offset 0x10 know as Graphics
97 * Translation Table Memory Mapped Range Address
98 * (GTTMMADR)
99 */
Subrata Banikfa7cc782017-11-27 18:23:36 +0530100 if (!gtt_base) {
Subrata Banik64e66802019-06-13 22:11:46 +0530101 gtt_base = graphics_get_bar(dev, PCI_BASE_ADDRESS_0);
Subrata Banikfa7cc782017-11-27 18:23:36 +0530102 if (!gtt_base)
Keith Short15588b02019-05-09 11:40:34 -0600103 die_with_post_code(POST_HW_INIT_FAILURE,
104 "GTTMMADR is not programmed!");
Subrata Banikfa7cc782017-11-27 18:23:36 +0530105 }
106 return gtt_base;
107}
108
109uint32_t graphics_gtt_read(unsigned long reg)
110{
111 return read32((void *)(graphics_get_gtt_base() + reg));
112}
113
114void graphics_gtt_write(unsigned long reg, uint32_t data)
115{
116 write32((void *)(graphics_get_gtt_base() + reg), data);
117}
118
119void graphics_gtt_rmw(unsigned long reg, uint32_t andmask, uint32_t ormask)
120{
121 uint32_t val = graphics_gtt_read(reg);
122 val &= andmask;
123 val |= ormask;
124 graphics_gtt_write(reg, val);
125}
126
127static const struct device_operations graphics_ops = {
Nico Huber68680dd2020-03-31 17:34:52 +0200128 .read_resources = pci_dev_read_resources,
129 .set_resources = pci_dev_set_resources,
130 .enable_resources = pci_dev_enable_resources,
131 .init = graphics_soc_init,
132 .ops_pci = &pci_dev_ops_pci,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700133#if CONFIG(HAVE_ACPI_TABLES)
Nico Huber68680dd2020-03-31 17:34:52 +0200134 .write_acpi_tables = graphics_soc_write_acpi_opregion,
135 .acpi_fill_ssdt = gma_generate_ssdt,
Karthikeyan Ramasubramanian0e971e12020-01-09 11:32:16 -0700136#endif
Nico Huber68680dd2020-03-31 17:34:52 +0200137 .scan_bus = scan_generic_bus,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530138};
139
140static const unsigned short pci_device_ids[] = {
141 PCI_DEVICE_ID_INTEL_APL_IGD_HD_505,
142 PCI_DEVICE_ID_INTEL_APL_IGD_HD_500,
143 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_1,
144 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_2,
145 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_3,
146 PCI_DEVICE_ID_INTEL_CNL_GT2_ULX_4,
147 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_1,
148 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_2,
149 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_3,
150 PCI_DEVICE_ID_INTEL_CNL_GT2_ULT_4,
151 PCI_DEVICE_ID_INTEL_GLK_IGD,
152 PCI_DEVICE_ID_INTEL_GLK_IGD_EU12,
Lijian Zhao34745f62019-02-15 05:36:50 -0800153 PCI_DEVICE_ID_INTEL_WHL_GT1_ULT_1,
Krzysztof Sywulabf7ad372018-07-17 10:45:21 -0700154 PCI_DEVICE_ID_INTEL_WHL_GT2_ULT_1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530155 PCI_DEVICE_ID_INTEL_KBL_GT1_SULTM,
Maxim Polyakov85954692019-09-23 16:08:41 +0300156 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_1,
157 PCI_DEVICE_ID_INTEL_KBL_GT1_SHALM_2,
158 PCI_DEVICE_ID_INTEL_KBL_GT1_SSRVM,
159 PCI_DEVICE_ID_INTEL_KBL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530160 PCI_DEVICE_ID_INTEL_KBL_GT2_SULXM,
161 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTM,
162 PCI_DEVICE_ID_INTEL_KBL_GT2_SULTMR,
Maxim Polyakov85954692019-09-23 16:08:41 +0300163 PCI_DEVICE_ID_INTEL_KBL_GT2_SSRVM,
164 PCI_DEVICE_ID_INTEL_KBL_GT2_SWSTM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530165 PCI_DEVICE_ID_INTEL_KBL_GT2_SHALM,
V Sowmyaacc2a482018-01-23 15:27:23 +0530166 PCI_DEVICE_ID_INTEL_KBL_GT2_DT2P2,
Maxim Polyakov85954692019-09-23 16:08:41 +0300167 PCI_DEVICE_ID_INTEL_KBL_GT2F_SULTM,
168 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_1,
169 PCI_DEVICE_ID_INTEL_KBL_GT3E_SULTM_2,
170 PCI_DEVICE_ID_INTEL_KBL_GT4_SHALM,
Gaggery Tsai8aee7f72018-08-03 11:40:55 -0700171 PCI_DEVICE_ID_INTEL_AML_GT2_ULX,
Maxim Polyakov95636812019-09-20 22:06:57 +0300172 PCI_DEVICE_ID_INTEL_SKL_GT1F_DT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530173 PCI_DEVICE_ID_INTEL_SKL_GT1_SULTM,
Maxim Polyakov46e68522019-02-25 10:46:18 +0300174 PCI_DEVICE_ID_INTEL_SKL_GT2_DT2P1,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530175 PCI_DEVICE_ID_INTEL_SKL_GT2_SULXM,
176 PCI_DEVICE_ID_INTEL_SKL_GT2_SULTM,
177 PCI_DEVICE_ID_INTEL_SKL_GT2_SHALM,
178 PCI_DEVICE_ID_INTEL_SKL_GT2_SWKSM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300179 PCI_DEVICE_ID_INTEL_SKL_GT3_SULTM,
180 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_1,
181 PCI_DEVICE_ID_INTEL_SKL_GT3E_SULTM_2,
182 PCI_DEVICE_ID_INTEL_SKL_GT3FE_SSRVM,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530183 PCI_DEVICE_ID_INTEL_SKL_GT4_SHALM,
Maxim Polyakov95636812019-09-20 22:06:57 +0300184 PCI_DEVICE_ID_INTEL_SKL_GT4E_SWSTM,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800185 PCI_DEVICE_ID_INTEL_CFL_H_GT2,
Nico Huberff3c9642019-05-14 13:18:05 +0200186 PCI_DEVICE_ID_INTEL_CFL_H_XEON_GT2,
Lean Sheng Tan38c3ff72019-05-27 13:06:35 +0800187 PCI_DEVICE_ID_INTEL_CFL_S_GT2_1,
188 PCI_DEVICE_ID_INTEL_CFL_S_GT2_2,
189 PCI_DEVICE_ID_INTEL_CFL_S_GT2_3,
Felix Singerd298ffe2019-07-28 13:27:11 +0200190 PCI_DEVICE_ID_INTEL_CFL_S_GT2_4,
Christian Walter19b963c2019-12-09 15:07:13 +0100191 PCI_DEVICE_ID_INTEL_CFL_U_GT2,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530192 PCI_DEVICE_ID_INTEL_ICL_GT0_ULT,
193 PCI_DEVICE_ID_INTEL_ICL_GT0_5_ULT,
194 PCI_DEVICE_ID_INTEL_ICL_GT1_ULT,
195 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_0,
196 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_1,
197 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_1,
198 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_2,
199 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_2,
200 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_3,
201 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_3,
202 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_4,
203 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_4,
204 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_5,
205 PCI_DEVICE_ID_INTEL_ICL_GT2_ULT_5,
206 PCI_DEVICE_ID_INTEL_ICL_GT2_ULX_6,
207 PCI_DEVICE_ID_INTEL_ICL_GT3_ULT,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530208 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_1,
209 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_2,
210 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_1,
211 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_2,
212 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_3,
213 PCI_DEVICE_ID_INTEL_CML_GT1_ULT_4,
Meera Ravindranath970f1a42019-08-27 16:16:56 +0530214 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_5,
215 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_6,
Ronak Kanabarf606a2f2019-02-04 16:06:50 +0530216 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_3,
217 PCI_DEVICE_ID_INTEL_CML_GT2_ULT_4,
218 PCI_DEVICE_ID_INTEL_CML_GT1_ULX_1,
219 PCI_DEVICE_ID_INTEL_CML_GT2_ULX_1,
220 PCI_DEVICE_ID_INTEL_CML_GT1_S_1,
221 PCI_DEVICE_ID_INTEL_CML_GT1_S_2,
222 PCI_DEVICE_ID_INTEL_CML_GT2_S_1,
223 PCI_DEVICE_ID_INTEL_CML_GT2_S_2,
224 PCI_DEVICE_ID_INTEL_CML_GT1_H_1,
225 PCI_DEVICE_ID_INTEL_CML_GT1_H_2,
226 PCI_DEVICE_ID_INTEL_CML_GT2_H_1,
227 PCI_DEVICE_ID_INTEL_CML_GT2_H_2,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800228 PCI_DEVICE_ID_INTEL_CML_GT2_S_G0,
229 PCI_DEVICE_ID_INTEL_CML_GT2_S_P0,
230 PCI_DEVICE_ID_INTEL_CML_GT2_H_R0,
231 PCI_DEVICE_ID_INTEL_CML_GT2_H_R1,
Subrata Banikae695752019-11-12 12:47:43 +0530232 PCI_DEVICE_ID_INTEL_TGL_GT0,
233 PCI_DEVICE_ID_INTEL_TGL_GT2_ULT,
234 PCI_DEVICE_ID_INTEL_TGL_GT2_ULX,
235 PCI_DEVICE_ID_INTEL_TGL_GT3_ULT,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800236 PCI_DEVICE_ID_INTEL_EHL_GT1_1,
237 PCI_DEVICE_ID_INTEL_EHL_GT2_1,
238 PCI_DEVICE_ID_INTEL_EHL_GT1_2,
239 PCI_DEVICE_ID_INTEL_EHL_GT2_2,
240 PCI_DEVICE_ID_INTEL_EHL_GT1_3,
241 PCI_DEVICE_ID_INTEL_EHL_GT2_3,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530242 PCI_DEVICE_ID_INTEL_JSL_GT1,
243 PCI_DEVICE_ID_INTEL_JSL_GT2,
Subrata Banikfa7cc782017-11-27 18:23:36 +0530244 0,
245};
246
247static const struct pci_driver graphics_driver __pci_driver = {
248 .ops = &graphics_ops,
249 .vendor = PCI_VENDOR_ID_INTEL,
250 .devices = pci_device_ids,
251};